# ANNUAL REPORT 2022



Instituto de Microelectrónica de Sevilla

# OUTLINE



INSTITUTO DE MICROELECTRÓNICA DE SEVILLA Centro Nacional de Microelectrónica

C/ Américo Vespucio (Intersection with Leonardo Da Vinci) PCT Cartuja: 41092 - Seville, Spain

Phone: +34 95 446 66 66 Fax: +34 95 446 66 00

www.imse-cnm.csic.es

Layour and design: tiporium.com



# FOREWORD

This report summarizes the research activities and the main achieved objectives by the Instituto de Microelectrónica de Sevilla (IMSE) during 2022. This period was marked by final recovery from the pandemic and the return to the normal life routine.

During 2022 the institute had three industrial contracts running, and was granted five EU projects, six national projects, four regional projects, three University of Sevilla projects, one infrastructure project, and nine young employment grants, all totaling 4 million euros. Our researchers published 41 international journal papers and filed 2 patents. A total of 2 Ph.D. theses were defended. As a consequence of all this, the Institute reached 100% of the targets set in the CSIC Strategic Plan, particularized with the indicators collected in the PCO (Productivity of Achievement of Objectives).

Overall, 2022 was a good year, with good productivity, as personnel fully recovered from the hit of the pandemic.

# **ABOUT IMSE**



The Instituto de Microelectrónica de Sevilla (IMSEC-NM - Seville Institute of Microelectronics) is an R&D&I joint center of the Consejo Superior de Investigaciones Científicas (CSIC - Spanish National Research Council) and the Universidad de Sevilla. Together with its counterpart institutes in Barcelona and Madrid, it forms part of the Centro Nacional de Microelectrónica (CNM - National Microelectronics Center). The Institute is dedicated to the field of Physical Science and Technologies, one of the eight areas into which research activity is divided by the CSIC. Its main area of specialization is the design of CMOS analog and mixed-signal integrated circuits and their use in different application contexts such as radiofrequency, microsystems or data conversion. The IMSE-CNM began its operations in October 1989 under the auspices of an agreement signed by the Junta de Andalucía (the Andalusian Regional Government), the CSIC and the Universidad de Sevilla. Its founding research group was initially based on the premises of the Centro de Informática Científica de Andalucía (CICA - Scientific Computing Center of Andalucía), as a subsidiary department of the Instituto de Microelectrónica de Barcelona (Barcelona Institute of Microelectronics). Later, in 1996, it was established by the Governing Board of the CSIC as a Institute in Formation, occupying a building next to the CICA ceded by the Junta de Andalucía. In late 2008, the Institute was enlarged and relocated in new premises purpose-built by the CSIC in the Parque Científico y Tecnológico Cartuja (Cartuja Scientific and Technological Park). On

October 2015, by means of a Specific Collaboration Agreement signed by the CSIC and the Universidad de Sevilla, the center became a Joint Institute of both institutions.

The IMSE-CNM staff consists of approximately one hundred people, including scientists and support personnel. Most of them work for the CSIC and the Universidad de Sevilla. IMSE-CNM employees are involved in advancing scientific knowledge, designing high level scientific-technical solutions and in technology transfer. Their duties include both research and teaching activities, the latter mainly at official master and PhD degrees. The projects undertaken at the Institute mostly correspond to EU research initiatives, National R+D Plans and Research Plans funded by the Junta de Andalucía. They focus primarily on implementing innovative concepts in silicon, using either the CNM's own clean room at the Instituto de Microelectrónica de Barcelona (IMB-CNM) or external foundries, mainly from Europractice or CMP IC services. The Institute also participates in several technology and knowledge transfer activities with microelectronics companies, at both national and international level. These activities take the form of collaboration in numerous research contracts, the organization of training courses and the provision of scientific and technical consultation services for companies and government departments. The Instituto de Microelectrónica de Sevilla (IMSE-CNM) is a joint center of the Consejo Superior de Investigaciones Científicas (CSIC - Spanish National Research Council) and the Universidad de Sevilla.



The Instituto de Microelectrónica de Sevilla (IMSE) is located in the Parque Científico y Tecnológico Cartuja (Cartuja Scientific and Technological Park) on Isla de La Cartuja, at the corner of Calle Américo Vespucio and Calle Leonardo da Vinci.

C/ Américo Vespucio, 28. Parque Científico y Tecnológico Cartuja - 41092 Sevilla, Spain + 34 954 466 666 / www.imse-cnm.csic.es info@imse-cnm.csic.es GPS: 37° 24' 44" N - 06° 00' 21" W.

SE-CNM management structure is as follows:



The Institute's research activities are carried out by Research Units responsible for project development. There are currently four of these units:

- Design and Test of Mixed-Signal Integrated Circuits
- Analog and Mixed-Signal Microelectronics

- Design of Digital and Mixed-Signal Integrated Circuits
- Micro/Nanometric Circuits and Systems
- The Institute's infrastructure is also supported by two Technical Units.
- Laboratories and Infrastructures Technical Unit
- Computer Support Technical Unit

# **HUMAN RESOURCES**

The personnel at the IMSE-CNM permanently or temporarily engaged in the Institute's activities includes nearly 110 people. Most of them work for the CSIC and the Universidad de Sevilla, but there are also teachers and students from other institutions on research internships as it is shown in the figure. These internships do not imply any kind of employer-employee relationship with the CSIC.



# BUDGET

Incoming resources, distributed by concepts, for the year 2022 are shown in the following graphs (excluding staff costs). External funding is obtained either from competitive public projects or industrial contracts. Operating expenses are provided by CSIC and Universidad de Sevilla.



# INFRASTRUCTURE

IMSE-CNM has its own laboratories and workshops, specifically habilitated for research, development and innovation tasks carried out at the Institute. The laboratories are well fitted out with equipment and instrumentation, and are run by a permanently employed team of specialists.

# Head of Unit

Joaquín Ceballos Cáceres joaquin@imse-cnm.csic.es>



# **Device Characterization Lab**

This laboratory is mainly dedicated to perform parametric measurements in semiconductors and passive devices. In this lab it is possible to acquire internal signals from the semiconductors, already cutted and packaged, or from wafers up to 3.5", and performing tests at temperatures ranging from -125°C to 150°C.

# **Chief Lab Technician**

Antonio Ragel Morales ragel@imse-cnm.csic.es



# Equipment Meter.

# **Optoelectronics Lab**

This lab is equipped with the instrumentation needed to characterize visible light sensors and integrated circuits made up of discrete sensors or visible light matrices. A dark chamber is also available for sensor characterization.

# **Chief Lab Technician**

Antonio Ragel Morales ragel@imse-cnm.csic.es



Equipment





Semiconductor Parameter Analyzers, Climatic Chambers, Probe Station, Temperature Forcing System, C Meter CV Plotter, LCR

Optical Characterization Equipment, Monochromator, Pulsed Laser, Video Development Platform, Lux Meter, Laser Modules, Photo and Video Lenses, Spectrometer

# **Radiofrequency Lab**

It allows to perform spectrum and network measurements, and it is equipped with an anechoic chamber for device characterization or electromagnetic compatibility (EMC) measurements. It also allows to perform on wafer (up to 150 mm) as well as on printed circuit measurements.

## **Chief Lab Technician**

Antonio Ragel Morales ragel@imse-cnm.csic.es



# Equipment

Anechoic Chamber, Noise Figure Analyzer, Spectrum/Network Analyzers, Probe Station, Vector Signal Generators, Noise Sources, Power Meter

# A/D Measurement Lab

This is the largest lab in the IMSE. It has twelve fully-reconfigurable mobile stations to carry out the experimental tests on mixed-signal integrated circuits. It also has twelve carts with spectfic measurement equipment that can be attached to any of the mobile stations depending on the requirements of the A/D measurements to perform.

## **Chief Lab Technician**

Antonio Ragel Morales ragel@imse-cnm.csic.es



# Equipment

Spectrum/Network Analyzers, Logic Analyzers, Arbitrary Waveform Generators, Pulse Generators, Oscilloscopes, Data Acquisition Boards, Differential Amplifiers, Frecuency Counters, Switch/Control Unit, Test Systems, Power Meter, Electrometer, Lock-in Amplifier, Picoammeter, Phase Noise Measurement System.



This lab is equipped with the new pulsed laser PULBOX PICO-RAD compact system for single-event effects testing. Using a single photon technique and a 1064nm wavelength (near-infrared) pulsed laser source, this facility allows the study of the impact of high energy particles over integrated circuits for space, medical or nuclear applications.

## **Chief Lab Technician**

Antonio Ragel Morales ragel@imse-cnm.csic.es



Equipment Pulsed Laser, Oscilloscope

# **Cibersecurity Lab**

The Cibersecurity Laboratory has the required equipment to evaluate the immunity against different types of collateral channel attacks, which are based on the information obtained from the physical implementation of the cryptosystems (power consumption, algorithm's execution time, response to induced failures, electromagnetic emission, etc.).

#### Chief Lab Technician

Antonio Ragel Morales ragel@imse-cnm.csic.es Equipment

# **Complex Systems Lab**

This lab has been designed to provide accommodation to those systems that, due to either their size or their special characteristics, require a greater space or an isolated environment. It is also equipped with a showcase for the manipulation of dangerous chemical products and a security cabinet.



## **Chief Lab Technician**

Antonio Ragel Morales ragel@imse-cnm.csic.es

# Equipment

# ATE Agilent 93000

The Agilent 93000 SOC C200e Semiconductor Test System allows carrying out prototyping and fabrication tests of mixed-signal circuits (either already packaged or directly onto the wafer) in one only platform. It is also possible to incorporate the Thermonics T-2650 BV, a temperature forcing system that allows to perform the tests under temperature conditions ranging from -55ºC to 200ºC.

#### **Chief Lab Technician**

José M. Mora Gutiérrez jmiguel@imse-cnm.csic.es



Equipment System, Oscilloscope



Device Current Waveform Analyzer, Logic Analyzers, Function Generators, Pulse Generators, Oscilloscopes, Arbitrary Waveform Generator, Power Meter, Motorized XY Microscope Stage, Ultra Wide Band Low Noise Amplifier, Data Acquisition System, Power Supply

Koala Robot, Area Preparation System, 3D Printer

Agilent 93000 Semiconductor Test System, Temperature Forcing

# Special Assembly Workshop

The Special Assembly Workshop has equipment for soldering and desoldering high density packaging components, such as BGAs, mini-BGAs and fine-pitch surface-mount components

#### **Chief Lab Technician**

Miguel A. Lagos Florido mlagos@imse-cnm.csic.es



Equipment

Equipment

IR Rework System, Precision Placement System, Soldering Stations

Wire Bonders, Bondtester, Ultra Low Humidity Cabinets

# **Packaging Workshop**

This workshop is devoted to make the bonding between chip and package. It has all the required resources to face the challenges that deep-submicron technologies pose, allowing connections with pitch sizes down to 50 µm. This workshop features two semi-automatic ultrasound micro-soldering machines, with thread diameters of up to  $17 \,\mu m_{e}$ for ball-bonding and wedge-bonding. To verify the quality of connections, there is a micro-soldering test system for evaluating thread-resistance and solder ball shear. It also has two chip and wafer storage units for keeping ICs at optimal temperature and humidity conditions.

# Chief Lab Technician

Manuel Repiso repiso@imse-cnm.csic.es

# PCB Assembly Workshop

The PCB Assembly Workshop has all the equipment needed for soldering and desoldering thru-hole circuits mounted on PCBs, perforated matrix plates, and, in general, on any circuit-test development plates that do not require special welding techniques.

Chief Lab Technician

Manuel Repiso repiso@imse-cnm.csic.es



Equipment Soldering & Desoldering Stations, Ultrasonic Cleaning Bath

# CAD TOOLS

Most of the software tools used at the IMSE-CNM are design tools which cover several stages of the integrated circuit design process, from automatic HDL-based synthesis to the completion of full-custom layouts. As a member of the European consortium EUROPRACTICE, IMSE-CNM holds many of the licenses required by these design tools. The CAD software tool library at IMSE-CNM also includes in-house CAD tools and free-distribution tools from universities and other research centers.

# CAD Manager

Dolores Vázquez Boza lola@imse-cnm.csic.es



# COMMERCIAL TOOLS

# **Cadence Design Framework II**

# Analog and digital semi/full-custom design.

Cadence provides a complete integrated circuit environment allowing both analog design flows (schematic capture, electrical simulation, layout editing, design rule checking, parasitic extraction, LVS verification, etc.) and digital flows (functional description, automatic synthesis, logic simulation, automatic place & route, etc.). The environment also includes tools and languages for describing and simulating mixed analog-digital designs (AHDL, hierarchy editor, etc.).

# **Mentor Graphics**

# Analog and digital semi/full-custom design.

Mentor Graphics provides a complete integrated circuit environment allowing full digital design flow (functional description, automatic synthesis, logic simulation). This tool also covers semi-custom and full-custom layout design.



# Synopsys

# Simulation and VHDL synthesis.

Synopsys provides a series of HDL simulation and synthesis tools (VHDL and Verilog) for designs in both ASIC and FPGA technologies. The current distribution of this tool includes also packages for high-level synthesis, low-power synthesis, design for testability, test files and test vector generation, formal verification, temporal analysis and the use and development of IP modules.

# Xilinx

# FPGAs development.

Xilinx provides different tools for FPGA system design: Integrated Software Environment (ISE), a basic set of tools that facilitates the description, synthesis, implementation and verification of designs created on Xilinx CPLDs and FPGAs; Embedded Development Kit (EDK) for programmable embedded system design; ChipScope Pro, which makes it possible to display all the signals and internal nodes of an FPGA; and System Generator for DSP, for developing digital signal processing systems on FPGAs.

# Saber

Electrical simulator for mixed-signal designs.

Among other utilities, this includes: SaberHDL, a tool for simulating complex mixed-signal systems or technologies; SaberDesigner, for creating and editing designs, controlling simulations interactively and displaying and analyzing waveforms; SaberGuide, for behavioral simulation; SaberSketch, a graphical user interface; and MAST, a mixed-signal hardware description language.

# Hspice

Electrical simulator.

The standard tool for simulating circuits at electrical level, this simulator makes it possible to incorporate certified device models from leading MOS device manufacturers. Featuring latest-generation simulation and analysis algorithms, it has become one of the most reliable and best known industrial circuit simulators.

# ◆IN-HOUSE CAD TOOLS

# Xfuzzv

## **Design of fuzzy-inference systems**

Xfuzzy, the design environment for fuzzy systems, includes a set of tools that help with the design of fuzzy-logic inference-based systems, from initial description right through to final implementation. Based on the XFL specification language, Xfuzzy has tools for describing, verifying and synthesizing fuzzy systems (both software and hardware). It also features tools which allow the easy editing of package operators and hierarchical structures, tools for generating 2-D and 3-D data graphics and tools for monitoring inference processes.

# Fridge

#### **Circuit optimization using simulated annealing** techniques

FRIDGE is an analog circuit optimization tool with many innovative features. It was developed to streamline the process of designing integrated circuits. FRIDGE is used to size analog circuits automatically according to design requirements. The

# Agilent Advanced Design System

## Design tool for high frequency design.

The Advanced Design System (ADS) is an electronic design automation tool for RF, microwave and signal integrity applications. It uses cutting edge technologies such as 3D EM and X-parameter simulators. This tool is used by leading developers of wireless applications for communications and networks, and also by leading aerospace and defense technology companies. In one single integrated platform ADS provides design and verification standards, with wireless design libraries and EM circuit-system co-simulation, for WiMAX, LTE, multi-gigabit links and radar and satellite communications applications.

# Matlab/Simulink

High-level technical computing language and interactive prototype design and development. Dynamic and embedded multi-domain simulation environment. MATLAB is a high-level technical computing language and an interactive platform for algorithm design, numerical computation and data analysis and visualization. Simulink is a tool for multi-domain simulation and design based on dynamic and embedded system models.

optimization process takes place in two stages: in the first, statistical optimization techniques are applied, while deterministic techniques are applied in the second. Computational costs are drastically reduced by correctly formulating the cost function (where the designer's requirements are established) and adjusting the movement generator to match the nature of the analog sizing problem. All this can be done thanks to FRIDGE's innovative features, which include: preliminary exploration of the design space using a coarse grid to determine the best regions for further exploration, adaptive control of the temperature in the simulated annealing statistical techniques, synchronization of movement amplitude in parameter space with the temperature, etc.

# Simsides

# SIMulink-based Slgma-DElta Simulator

SIMSIDES is a time-domain behavioral simulator for  $\Sigma \Delta Ms$  that was developed as a toolbox in the MAT-LAB/SIMULINK environment. SIMSIDES can be used for simulating any arbitrary  $\sum \Delta M$  architecture implemented with discrete-time (DT) or continuous-time (CT) circuit techniques.

# **RESEARCH AREAS & LINES**

The Instituto de Microelectrónica de Sevilla is structured into Research Units whose scientific objectives focus primarily on the implementation and experimental verification of innovative concepts related to the design of microand nano-electronic circuits and systems.

The Research Lines developed at IMSE-CNM aim to provide solutions both in traditional sectors, such as communications, processing systems or instrumentation, and in emerging sectors, such as medical engineering, environment or space technology. These lines also consider the introduction of new devices, such as nano-sensors and micro-electro-mechanical systems (MEMS), and the use of unconventional computing paradigms, such as neural networks or fuzzy logic.

# **RESEARCH AREAS**

# ANALOG SIGNAL PROCESSING

- Analog, Mixed-Signal and Radio Frequency (AMS-RF) Circuits
- Analog-to-Digital Converters and Mixed-Signal Interfaces
- T est and Design-for-Test of Analog, Mixed-Signals and RF (AMS-RF) Circuits
- Modeling, Design and Synthesis Techniques of Analog, Mixed-Signal, RF and Heterogeneous Circuits and Systems
- Low-Voltage and Low-Power Analog and Mixed-Signal Design in Deep Submicron and Nanometer CMOS Technologies
- Sigma-Delta Data Converters

# DIGITAL SIGNAL PROCESSING & VLSI SYSTEMS

- CMOS Digital Intelligent and Suistainable Integrated Circuits
- DigItal Embedded Systems and IoT
- Cybersecurity

# BRAIN-INSPIRED NEURAL NETWORKS AND ARTIFICIAL INTELLIGENCE

- Neuromorphic Cognitive Systems
- Microelectronic Systems for Computational Intelligence

# **SENSORY & PHOTON IC VISION SYSTEMS**

- CMOS Smart Imagers and Vision Chips
- Heterogeneous Sensory-Processing Systems and 3-D Integration
- Dynamic Vision Sensors

# NANOELECTRONICS AND EMERGING TECHNOLOGIES

- Circuit Design using Emerging Devices and Non-Conventional Logic Concepts
- Nanoscale Memristor Circuits and Systems

# **BIOMEDICAL AND BIOINSPIRED CIRCUITS** AND SYSTEMS

- **Biomedical Circuits and Systems**
- Wireless Implantable and Wearable Intelligent Biosensor Devices

# INTEGRATED CIRCUITS FOR SPACE APPLICATIONS

High-Speed High-Resolution ADCs & DACs for Space



# RESEARCH AREA **ANALOG SIGNAL PROCESSING**

# Analog, Mixed-Signal and Radio Frequency (AMS-RF) Circuits

#### Contact

Eduardo Peralías Macías

peralias@imse-cnm.csic.es

The activities of this research line focus on the development of design techniques and methodologies, mainly in advanced CMOS technologies, for analogue mixed-signal and radiofrequency circuits, with special emphasis on analogue-digital converters (ADCs) and application specific IPs (intellectual properties) for front-end analogue signal processing applications that require low power consumption, high speed and high resolution. We develop concepts such as robustness against technological variability and environmental conditions, digital calibration, self-correction and self-adjustment. All this in the framework of systems for different applications, and specifically for aerospace and wireless communications applications.

## Keywords

Analog Design; Analog-to-Digital Converters; Radio Frequency Front-End; Digital Calibration; Self-Correction; Wireless and Space Applications

## **Research Highlights**

◆ J.L. Gonzalez, J.C. Cruz, R.L. Moreno and D. Vazquez, "A Proposal for Yield Improvement with Power Tradeoffs in CMOS LNAs", IEEE Latin America Transactions, vol. 14, no. 1, pp. 13-19, Jan 2016 »

 R. Fiorelli and E. Peralías, "Semi-empirical RF MOST model for CMOS 65nm technologies: Theory, extraction method and validation", Integration, the VLSI Journal, vol. 52, pp. 228-236, 2016»

◆ A. Ginés, R. Fiorelli, A. Villegas, R. Doldán, M. Barragán, D. Vázquez, A. Rueda and E. Peralías, "Design of an Energy Efficient ZigBee Transceiver", Chap. 7 in Thomas Noulis (Ed.), Mixed-signal circuits, CRC-Press, 2015 »

◆ A.J. Ginés, G. Leger, E. Peralías and A. Rueda, "Close-loop Simulation Method for Evaluation of Static Offset in Discrete-Time Comparators", Proceeding of the IEEE International Conference on Electronics Circuits and Systems (ICECS), Marsella, 2014 »

◆ R. Fiorelli, F. Silveira and E. Peralias, "MOST Moderate-Weak-Inversion Region as the Optimum Design Zone for CMOS 2.4-GHz CS-LNAs", IEEE Transactions on Microwave Theory and Techniques, vol. 62, no. 3, pp. 556-566, 2014  $\ >$ 

#### **Key Research Projects & Contracts**

n-PATETIC: New paradigms for testing mixed-signal integrated circuits (TEC2015-68448-R) PI: Adoración Rueda Rueda Funding Body: Min. de Economía y Competitividad Jan 2016 - Dec 2018

DANTE: Adapting Mixed-signal and RF ICs Design and Test to Process and Evironment Variability (TEC2011-28302) PI: Adoración Rueda Rueda Funding Body: Min. de Ciencia e Innovación Jan 2012 - Dec 2015

#### ACATEX: Self-calibration and self-test of analog, mixed-signal and radio frecuency circuits (P09-TIC-5386) PI: Adoración Rueda Rueda

Funding Body: Junta de Andalucía - Proyectos de Excelencia

Mar 2010 - Feb 2014

# SR2: Short Range Radio (2A105- Catrene) (TSI-020400-2008-71 and TSI-020400-2010-55) » web

#### PI: Adoración Rueda Rueda

Funding Body: Catrene European Program y MITyC Programa Avanza+ Jan 2008 - Dec 2011



Caption: 1.8V 15-bit 100Msps Pipeline ADC: layout and post-layout simulation results of Nyquist performance with and without transient noise



Caption: Prototype of a Zigbee/ IEEE 802.15.4 transciever, implemented in a 1.2V 90nm CMOS technology



Analog-to-Digital Converters and Mixed-Signal Interfaces

1995

國家軍委員

## Contact

Ángel Rodríguez Vázquez angel@imse-cnm.csic.es

Rocío del Río Fernández rocio@imse-cnm.csic.es

Research, development, and innovation regarding the implementation of high-performance mixed-signal interfaces, including front-end amplifiers, ADCs and DACs, in mainstream CMOS technological processes. Covered activities include:

- Exploration of novel architectural and circuital techniques for ADCs and DACs that are specially suited for low-voltage low-power operation in deep-submicron and nanometer CMOS processes.

- Development of top-down methodologies that support their optimized performance from the early design phases, including accurate behavioral modeling of mixed-signal circuital blocks.

- Exploration of reconfiguration strategies and programmability techniques at the architecture and circuit level for adaptive interface performance.

- Exploration of calibration techniques and architectures.

- Optimum chip implementation and verification. The areas of application include wireline, wireless and optoelectronic communications, sensor interfaces, and medical electronics.

Expertise is supported by a long-term tradition (over 20 years) in the field of mixed-signal design, with special emphasis on sigma-delta, pipeline, ramp and SAR ADCs and several chips successfully transferred to industry. The accumulated know-how drives R&D, cooperation, and dissemination activities with both academia and world-leader industrial partners.

#### Keywords

ADCs; DACs; Mixed-Signal Interfaces; Nyquist; Sigma-Delta; Pipeline; SAR; Current-Steering; Design Methodologies; Behavioral Modeling; Performance Pptimization

## Technology Transfer

Transference of a high-performance sigma-delta con-



verter designed by our research group to Alcatel Microelectronics and STMicroelectronics for its incorporation into the ADSL2+ modem chipset ST20190 Utopia for CPE applications (massive production in 2004).

# **Research Highlights**

• J. Ruiz-Amaya, M. Delgado-Restituto and A. Rodriguez-Vazquez, "Device-Level Modeling and Synthesis of High-Performance Pipeline ADCs", Springer, 2011

◆ R. del Rio, F. Medeiro, B. Perez-Verdu, J.M. de la Rosa and A. Rodriguez-Vazquez, "CMOS Cascade Sigma-Delta Modulators for Sensors and Telecom: Error Analysis and Practical Design", Springer, 2006

♦ J. Ruiz-Amaya, J.M. de la Rosa, F.V. Fernandez, F. Medeiro, R. del Rio, B. Perez-Verdu and A. Rodriguez-Vazquez, "High-Level Synthesis of Switched-Capacitor, Switched-Current and Continuous-Time  $\sum\Delta$  Modulators using SIMULINK-Based Time-Domain Behavioral Models", IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 52 (9), pp. 1795-1810, 2005

• A. Rodriguez-Vazquez, F. Medeiro and E. Janssens (Eds.). "CMOS Telecom Data Converters", Springer, 2003

#### Key Research Projects & Contracts

SPIRIT: Secured Platform for Intelligent and Reconfigurable Voice and Data Terminals (MEDEA+ 2A101)

PI: Manuel Delgado Restituto

Funding Body: MEDEA+ (European public funding) 2006 - 2009

# TAMES-2: Testability of Analog Macrocells Embedded into System-on-Chip (IST 2001-34283) PI: Belén Pérez Verdú Funding Body: European Union (European public funding)

2002 - 2004

# Design of Up-Stream and Down-Stream Data Converter for New Generation ADSL6

PI: Ángel Rodríguez Vázquez Funding Body: Alcatel Microelectronics (European private funding) 2001 - 2003



# Test and Design-for-Test of Analog, Mixed-Signals and RF (AMS-RF) Circuits

#### Contact

Diego Vázquez García

dgarcia@imse-cnm.csic.es

## Gildas Léger

leger@imse-cnm.csic.es

This research line gathers all the activities related to the development of test techniques. These can be lowcost functional approaches whose goal is the direct estimation of the specified performance. Other structural approaches (defect-oriented or indirect) make more use of Design-for-Testability features and rely on the consideration that the circuit is correct by design. As a result, they are more focused on the detection of spot defects or unexpectedly excessive parametric deviations. In both cases, embedded test techniques (commonly called Built-In Self-Test or BIST) are of particular interest to reduce test plan complexity, to enable the test of IP blocks with limited accessibility within a Systemon-Chip (SoC) or even to enable in-field testing (which increases system-level diagnosis capability). Our most recent research themes in this line are:

- On-line test and BIST for AMS-RF circuits.

- Characterization techniques for periodic signals and signal generation circuits for the embedded functional test of AMS circuits.

- Low-cost functional test techniques for Analog to Digital data converters.

- Machine-learning indirect test applied to AMS-RF circuits.

- Development of robust tests based on causal relationships.

#### Keywords

Mixed-Signal Integrated Circuits; Test; Testing; Design-for-Test (DfT); Built-In-Selft-Test (BIST); Machine-Learning

#### **Research Highlights**

◆ G. Leger and M. J. Barragan, "Brownian distance correlation-directed search: A fast feature selection technique for alternate test", Integration, the VLSI Journal, vol. 55, pp. 401–414, Sep 2016

◆ A.J. Gines E. Peralias, G. Leger, A. Rueda, G. Renaud, M.J. Barragan and S. Mir, "Linearity test of high-speed high-performance ADCs using a self-testable on-chip generator", IEEE European Test Symposium (ETS), Amsterdam, 2016

• M.J. Barragan and G. Leger, "A Procedure for Alternate Test Feature Design and Selection", IEEE Design & Test, vol. 32, no. 1, pp. 18–25, Feb 2015

• M.J. Barragan, G. Leger, D. Vazquez and A. Rueda, "On-chip sinusoidal signal generation with harmonic cancelation for analog and mixed-signal BIST applications", Analog Integrated Circuits and Signal Processing, vol. 82, pp. 67-79, 2015

◆ Best Special session award: M.J. Barragan, G. Leger, F. Azais, R.D. Blanton, A. D. Singh and S. Sunter, "Special session: Hot topics: Statistical test methods," VLSI Test Symposium (VTS), Napa (USA), 2015

#### Key Research Projects & Contracts

IndieTEST: Indirect Test solutions for analog, mixed-signal and RF integrated systems (PICS CNRS) PI: Gildas Léger (CSIC) / Manuel Barragán (CNRS) Funding Body: CSIC & CNRS Jan 2017 - Dec 2019

n-PATETIC: New paradigms for testing mixed-signal integrated circuits (TEC2015-68448-R) PI: Adoración Rueda Rueda Funding Body: Min. de Economía y Competitividad Jan 2016 - Dec 2018

DANTE: Adapting Mixed-signal and RF ICs Design and Test to Process and Evironment Variability (TEC2011-28302)



PI: Adoración Rueda Rueda Funding Body: Min. de Ciencia e Innovación Jan 2012 - Dec 2014

ACATEX: Self-calibration and self-test of analog, mixed-signal and radio frecuency circuits (P09-TIC-5386)

PI: Adoración Rueda Rueda Funding Body: Junta de Andalucía - Proyectos de Excelencia. Mar 2010 - Feb 2014

TOETS: Towards One European Test Solution PI: José L. Huertas Díaz

Funding Body: CE: CATRENE European Program - CT302. Dec 2009 - Nov 2011





Caption: Statistical post processing for Alternate Test. From a completely characterized subset of circuits, a machine-learning algorithm extracts the non-linear and multi-dimensional relations between simple signatures and specifications. This model is further used to test the rest of circuits with the simple signatures only.

Measurement method]Caption: Measurement method for ADCs based on double-histogram. From the histograms (output code density) obtained for a non-linear monotonous input signal and its replica with an additive offset, the INL of a highresolution ADC can be retrieved at low cost.

# Modeling, Design and Synthesis Techniques of Analog, Mixed-Signal, RF and Heterog neous Circuits and Systems

#### Contact

#### Francisco V. Fernández Fernández pacov@imse-cnm.csic.es

The general objective of this research line is to develop new modeling, design and synthesis strategies for analog, mixed-signal, radio-frequency (RF) and heterogeneous integrated circuits and systems, aiming at better performances, smaller design and fabrication cost and smaller power consumption. This also involves dealing with the increasing variability of modern

technologies. More specifically, the work includes activities in different aspects of the circuit design flow, as well as their exploitation in industrial-class designs:

- Pareto-based behavioral modeling with support to multiple hierarchical design flows.

- Layout-aware synthesis methodologies for analog/RF circuits.

- Electromagnetic-simulation-based performance modeling of passive devices for RF circuit design.

- Variability-aware design techniques.

- Development and exploitation of emerging design methodologies: bottom-up techniques, hybrid techniques and competitive strategies.

- Simulation techniques for time-zero and time-dependent variability.

## Keywords

Systematic Design Methodologies; Single-Objective and Multi-Objective Optimization; Reconfigurable Design; Layout-Aware Design; Variability-Aware Design; Aging Simulation

## **Research Highlights**

◆ F. Passos, E. Roca, J. Sieiro, R. Castro-Lopez and F.V. Fernandez, "An Efficient Transformer Modeling Approach for mm-Wave Circuit Design", AEU - International Journal of Electronics and Communications, vol. 128, article 153496, 2021

◆ F. Passos, E. Roca, R. Martins, N. Lourenço, S. Ahyoune, J. Sieiro, R. Castro-Lopez, N. Horta and F. V. Fernandez, "Ready-to-Fabricate RF Circuit Synthesis using a Layout- and Variability-Aware Optimization-based Methodology", IEEE Access, vol. 8, pp. 51601-51609, 2020

| SiDe-O   Surrogete Inductor Design and Optimization  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Inductor Optimization                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Aughtere (at industry (*) an F) Mit                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Single-Objective Optimization Optimization New       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Hannas Sault, Factor B                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Participanti and |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Ant 21 B1 Objectives                                 | SIDe-O ToolBox                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| pressure reliefant                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10 100 PpL Start Systemation                         | State Street Street State Street                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Obtained Inductor                                    | Contraction of the state of the |
| a (actual actual prochai                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 2 28 128 1993                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| page Guardy Factor                                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| a write water Multi-objective                        | and the second s |
| Multi-Objective Optimization Optimization            | Sector 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| mumor (F are noticets                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10.000 C                                             | warman and and and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Pequeity Optimization                                | a ta an                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Conceives                                            | The diff that had bade Makes Make Make and the state of t |
| Autor of Autor of generators Autobast                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| - Newson                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Board and FEACME                                     | 3 B A A A A A A A A A A A A A A A A A A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Guille                                               | State of the second sec |
| General and Li acordi                                | State of the second sec |
| CSIC UP                                              | 2 mm mm mm mm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

•

Caption: Design Tool developed in the group: SIDe-O Toolbox



#### Caption: Design Tool developed in the group: CASE

• F. Passos, E. Roca, J. Sieiro, R. Fiorelli, R. Castro-Lopez, J.M. López-Villegas and F.V. Fernandez, "A multilevel bottom-up optimization methodology for the automated synthesis of RF system", IEEE Trans. on Computer Aided Design of Integrated Circuits and Systems, vol. 39, no. 3, pp. 560-571, 2020

◆ A. Toro-Frías, P. Martín-Lloret, J. Martin-Martinez, R. Castro-López, E. Roca, R. Rodriguez, M. Nafria and F.V. Fernández, "Reliability simulation for analog ICs: Goals, solutions, and challenges", Integration – the VLSI Journal, vol. 55, pp. 341-348, 2016

• R. Castro-Lopez, O. Guerra, E. Roca and F.V. Fernandez, "An Integrated Layout-Synthesis Approach for Analog ICs", IEEE Trans. on Computer-Aided Design, vol. 27, no. 7, pp. 1179-1189, 2008

## Key Research Projects & Contracts

VIGILANT: The Variability Challenge in Nano-CMOS -SUBPROJECT MITIGATION (PID2019-103869RB-C31) PI: Francisco V. Fernández Fernández / Rafael Castro López

Funding Body: Min. de Ciencia, Innovación y Universidades

Jun 2020 - May 2023

# TOGETHER: Towards Trusted Low-Power Things: Devices, Circuits and Architectures (TEC2016-75151-C3-3-R) Pl: Francisco V. Fernández Fernández / Rafael Castro López

Funding Body: Min. de Economía, Industria y Competitividad

Jan 2017 - Jun 2021

MARAGDA: Multilevel approach to the reliability-awa-

# Low-Voltage and Low-Power Analog and Mixed-Signal Design in Deep Submicron and Nanometer CMOS Technologies

#### Contact

Óscar Guerra Vinuesa

guerra@imse-cnm.csic.es

## Ángel Rodríguez Vázquez

angel@imse-cnm.csic.es

This research line embraces all activities related to the conception and design of basic building blocks and mixed-signal subsystems for system-on-chip implementation in CMOS nanometric technologies. Emphasis is placed on topologies and methods for low-voltage operation with very low power consumption. This is a transversal line whose activities intersect and provide support to the other research lines of the group. Typically building blocks and subsystems are designed for inclusion into chips implementing different system-level functions. Activities in this line include:

- Conception of new topologies for analog and mixed-signal building blocks suitable for deep submicron technologies.

- Modeling of second-order phenomena for these topologies. Embodiment of these models to support analog design flows.

- Development of design plans aimed to achieving high-performance with minimum power budget.

- Identification and exploration of fundamental limits and scaling performance of these building blocks.

re design of analog and digital integrated circuits (TEC2013-45638-C3-3-R) » web PI: Francisco V. Fernández Fernández Funding Body: Min. de Economía y Competitividad 2014 - 2018

KIT-LTCC: Design Kit Development in LTCC ceramic technology: modeling, simulation and fabrication of components and circuits, and design methodology (RTC-2014-2426-7) PI: Elisenda Roca Funding Body: Min. de Economía y Competitividad

Funding Body: Min. de Economía y Competitividad Sep 2014 - Jan 2017

AMADEUS: Analog Modeling and Design Using a Symbolic Environment (ESPRIT IV 21821) PI: Francisco V. Fernández Fernández 1996 - 2000

- Exploration of architectural solutions for low-power operation, including power optimization, power management, smart stand-by control, etc.

- Conception of optimum architectural solutions for block programmability, error correction and calibration.

-etc.

All application areas are covered, namely, from low-noise sensor interfaces to high-frequency communications. All major analog and mixed-signal functions embedded into systems are explored. The group has been active in analog and mixed-signal design since the late eighties and through these years have devised many different kind of building blocks for smart imaging chips, automotive sensors, wireline and wireless communications, RFID, neuro-fuzzy adaptive systems, etc.

# Keywords

Analog and Mixed-Signal Circuits; Synthesis, Modeling and Design; Low-Voltage; Ultra Low-Power; High-Frequency; Communications; Sensor Interfaces; Calibration

# **Research Highlights**

◆ J.A. Rodriguez-Rodriguez, M. Delgado-Restituto, J. Masuch, A. Rodriguez-Perez, E. Alarcon and A. Rodriguez-Vazquez, "An Ultralow-Power Mixed-Signal Back End for Passive Sensor UHF RFID Transponders", IEEE Transactions on Industrial Electronics, vol. 59, no. 2, pp. 1310-1322, 2012

• A. Rodriguez-Perez, J. Ruiz-Amaya, M. Delgado-Restituto and A. Rodriguez-Vazquez, "A Low-Power Programmable Neural Spike Detection Channel with Embedded Calibration and Data Compression", IEEE Transactions on Biomedical Circuits and Systems, vol. 6, no. 2, pp. 87-100, 2012

◆ J.A. Rodriguez-Rodriguez and M. Delgado-Restituto, "A low-power baseband processor for passive RFID tags employing low-power design techniques", in A.N. Laskovski (Ed.), Advances in RFID Tags, InTech, 2011

◆ J. Ruiz-Amaya, M. Delgado-Restituto and A. Rodriguez-Vazquez. "A 1.2V 10-Bit 60-MS/s 23mW CMOS Pipeline ADC with 0.67pJ/Conversion-Step and Onchip Reference Voltage Generator", Analog Integrated Circuits and Signal Processing, vol. 71, no. 3, pp. 371-381, 2011

◆ J. Fernandez-Berni, R. Carmona-Galan, F. Pozas-Flores, A. Zarandy and A. Rodriguez-Vazquez. "Multi-Resolution Low-Power Gaussian Filtering by Reconfigurable Focal-Plane Binning", Proc. SPIE 8068, Bioelectronics, Biomedical, and Bioinspired Systems V; and Nanotechnology V, 806806, Prague, Czech Republic, 2011

# Key Research Projects & Contracts

AFLS4K: Diseño micro-electrónico de un sensor lineal de alta velocidad para aplicaciones de inspección de



Caption: Test Cirtuitry for High-Resolution ADCs

# Sigma-Delta Data Converters

#### Contact

# José M. de la Rosa Utrera jrosa@imse-cnm.csic.es

This research line deals with the analysis, modeling, design, implementation and experimental characterization of Sigma-Delta Modulators (SDMs) integrated in nanometer CMOS technologies. Different application scenarios are considered, spanning from sensor interfaces to broadband wireless communications. A number of Integrated Circuits (ICs) have been (and are being) developed,

#### procesos industriales (0619/0076)

PI: Óscar Guerra Vinuesa

Funding Company: Innovaciones Microelectrónicas 2009

#### BIOTAG: Monolithic Implementation of Passive RFID Transponders for Biomedical Applications (TIC-02818) PI: Manuel Delgado Restituto

Funding Body: Proyectos de Excelencia, Junta de Andalucía

2008

## MIXMODEST: Mixed Mode In Deep Submicron Technologies (ESPRIT-29261)

PI: Ángel Rodríguez Vázquez Funding Body: Otros Programas, Organismos Públicos Europeos

1998





Caption: A Mixed-Signal CMOS Modem ASIC for Data Transmission on the Low-Voltage Power Line

considering several circuit techniques, namely: discrete-time (switched-capacitor and switched-current), continuous-time (active-RC, Gm-C, Gm-LC) and hybrid continuous-time/discrete-time circuits

The research activities carried out in the last five years have been focused on the design of SDMs intended for wireless communications, software defined radio and IoT devices. In these topics, several state-of-the-art IC prototypes have been designed in cutting-edge nanometer CMOS technologies. The design of these ICs has been supported and fueled by design methodologies and CAD tools, specifically developed to systematize the synthesis and verification procedure and to optimize the performance in terms of target specifications with minimized power consumption. An example of these CAD tools is SIMSIDES, a time-domain behavioral simulator for SDMs developed in the MATLAB/SIMULINK environment. Since the first version of SIMSIDES was developed in 2003, the tool has been continuously updated and improved with new models and facilities, and has been distributed to a number of universities, research institutes and companies all over the world.

More details can be found in www2.imse-cnm.csic.es/~-jrosa

## Keywords

Sigma-Delta Modulators; Analog-to-Digital Converters; Oversampling Analog-to-Digital Converters; RF-to-Digital Sigma-Delta Converters; Sigma-Delta Radio Receivers; Behavioral Modeling, Simulation and Optimization

#### **Research Highlights**

◆ J.M. de la Rosa and R. del Río, CMOS Sigma-Delta Converters: Practical Design Guide, Wiley-IEEE Press, 2018 M. Honarparvar, J.M. de la Rosa, F. Nabki and M. Sawan, "SMASH Delta-Sigma Modulator with Adderless Feedforward Loop Filter", IET Electronics Letters, vol. 8, pp. 532-534, 2017

◆ J.M. de la Rosa, R. Schreier, K.P. Pun and S. Pavan, "Next-Generation Delta-Sigma Converters: Trends and Perspectives", IEEE J. on Emerging and Selected Topics in Circuits and Systems, vol. 5, pp. 484-499, 2015

• G. Molina-Salgado, A. Morgado, Gordana Jovanovic-Dolecek and J.M. de la Rosa, "LC-based Bandpass Continuous-Time Sigma-Delta Modulators with Widely Tunable Notch Frequency", IEEE Trans. on Circuits and Systems - I: Regular Papers, vol. 61, pp. 1442–1455, 2014

• J.M. de la Rosa, "Sigma-Delta Modulators: Tutorial Overview, Design Guide and State-of-the-Art Survey", IEEE Trans. on Circuits and Systems I: Regular Papers, pp. 1-21, 2011

## **Key Research Projects & Contracts**

CORDION: Cognitive Radio Digitizers for IoT (PID2019-103876RB-100)

PI: José M. de la Rosa Utrera Funding Body: Min. de Ciencia e Innovación Jun 2020 - Jun 2023

# NEURO-RADIO: Cognitive Radio with embedded Neural Learning (US-1260118)

PI: Luis A. Camuñas Mesa / José M. de la Rosa Utrera Funding Body: Junta de Andalucía Jan 2020 - Jan 2022

TOGHETHER: Towards Trusted Low-Power Things: Devices, Circuits and Architectures (TEC2016-75151-C3-3-R) Pl: Francisco V. Fernández Fernández & Rafael Castro López Funding Body: Min. de Economía, Industria y Competitividad Dec 2016 - Dec 2019

FENIX-SDR: Flexible Nanometer CMOS Analog Integrated Circuits for the Next Generation of Software-Defined-Radio Mobile Terminals (TEC2010-14825/MIC) PI: José M. de la Rosa Utrera

Funding Body: Min. de Ciencia e Innovación Jan 2011 - Dec 2013

ARAMIS: Adaptive RF and Mixed-signal Integrated Systems for 4G Wireless Telecom (TEC2007-67247-C02-00/ MIC)

PI: José M. de la Rosa Utrera Funding Body: C.I.C.Y.T. Oct 2007 - Sep 2010



Caption: Microphotograph of a programmable SC lowpass cascade Sigma-Delta Modulator for SDR applications, implemented in a 90-nm CMOS technologyModulator for RF digitization, implemented using Gm-LC circuits in a 65-nm CMOS technology



Caption: Microphotograph of a CT bandpass Sigma-Delta Modulator for RF digitization, implemented using Gm-LC circuits in a 65-nm CMOS technology

# RESEARCH AREA DIGITAL SIGNAL PROCESSING & VLSI SYSTEMS

# CMOS Digital Intelligent and Suistainable Integrated Circuits

#### Contact

#### Antonio J. Acosta Jiménez acojim@imse-cnm.csic.es

This research topic has as main aim the efficient implementation of digital integrated circuits on ASICs at several abstraction levels: at a transistor level, designing basic digital cells with a full-custom methodology; at a gate level, finding optimum solutions for combinational and sequential circuits; at a circuit level, developing architectures and timing strategies. Transversal optimization mechanisms are employed in all these implementations, such as for instance, switching activity analysis, minimization of power consumption, low switching-noise generation, design of cells with data-independent power consumption, design for high-speed applications, etc.

Work in this topic faces:

- Design of digital ASICS in nanometer technologies.

- Design of digital cells optimized for several parameters (i.e., dynamic power consumption, leakage, speed, area, noise, ...).

- Timing problems in digital circuits.

- Combined techniques for power and noise reduction in digital circuits.

Main results achieved include:

- Design, fabrication and test of digital ASICs following full-custom and semi-custom methodologies, in different technologies, including nanometric ones, for applications in control, security, communication, computational intelligence, etc.

- Development of an automatic and systematic methodology for testing ASICs in the laboratory.

- Design of robust cells and circuits against timing failures, with very low power consumption, low switching-noise generation, and data-independent power consumption.

- Development of different combined noise-power (dynamic and leakage) reduction techniques.



Caption: Test board and ASIC incorporating a double-memory programmable and configurable PWAG controller



Caption: Layout of a 4-input 2-output PWA controller designed in a 90nm technology

# Keywords

High-Performance Digital Design; ASICs; Timing Problems; Low-Power and Low-Noise Techniques; Design of Digital Cells

## **Research Highlights**

◆ P. Brox, M.C. Martínez-Rodríguez, E. Tena-Sánchez, I. Baturone and A.J. Acosta, "Application specific integrated circuit solution for multi-input multi-output piecewise-affine functions", International Journal of Circuit Theory and Applications, vol. 44, no. 1, pp. 4-20, 2016 • M.C. Martínez-Rodríguez, P. Brox and I. Baturone, "Digital VLSI implementation of piecewise-affine controllers based on lattice approach", IEEE Transactions on Control Systems Technology, vol. 23, no. 3, pp. 842-854, 2015

• A.J. Acosta, "Low Power and Security Trade-off in Hardware: From True Random Number Generators to DPA Resilience", Conferencia invitada al Energy Secure Systems Architecture Workshop ISCA 2014, Minnessotta, USA

◆ P. Brox, J. Castro-Ramírez, M.C. Martínez-Rodríguez, E. Tena, C.J. Jiménez, I. Baturone and A.J. Acosta, "A Programmable and Configurable ASIC to Generate Piece-wise-Affine Functions Defined Over General Partitions", IEEE Trans. on Circuits and Systems I: Regular Papers, vol. 60, no. 12, pp. 3182–3194, 2013 Technology Transfer

◆ A.J. Acosta, I. Baturone, J. Castro-Ramírez, C.J. Jiménez, P. Brox and M.C. Martínez-Rodríguez. Method for generating piecewise-affine multivariable functions with on-line computation of the search tree and device for implementing same. 2012

## Key Research Projects & Contracts

INTERVALO: Integration and validation in laboratory of countermeasures against side-channel attacks in microelectronic cryptocircuits (TEC2016-80549-R) PI: Antonio J. Acosta Jiménez / Carlos J. Jiménez Fernández

# **Digital Embedded Systems and IoT**

## Contact

Ángel Barriga Barros

barriga@imse-cnm.csic.es

This research line is focused on the design of digital embedded systems implemented on programmable devices (FPGAs), using intellectual property (IP) modules. The aim is to solve problems related to size constraints, power consumption and computation that characterize such systems, as well as to provide the tools and design methodologies that facilitate and accelerate its development. The highlights of the developed solutions are the design of specific processing architectures, hardware/software codesign techniques, the use of reconfigurable devices, and the employment of Intellectual Property (IP) modules for reusability. The transversal nature of this research line allows that its results can be used in different application domains related to other research activities of the group.

The topics of interest that are covered by this research line are:

Funding Body: Min. de Economía, Industria y Competitividad Dec 2016 - Dec 2019

# CESAR: Secure microelectronic circuits against side-channel attacks (TEC2013-45534-R) » web

PI: Antonio J. Acosta Jiménez / Carlos J. Jiménez Fernández

Funding Body: Min. de Economía y Competitividad Jan 2014 - Dec 2016

# CITIES: Integrated circuits for transmitting secure information (TEC2010-16870) $\, \text{ > } \,$ web

PI: Carlos J. Jiménez Fernández Funding Body: Min. de Ciencia e Innovación Jan 2011 - Sep 2014

# MOBY-DIC: Model-based synthesis of digital electronic circuits for embedded control (EC-IST-VIIPM no.-248858)

PI: Antonio J. Acosta Jiménez Funding Body: 7th Framework Programme, European Commission Dec 2009 - Nov 2013

# CRIPTO-BIO: Microelectronic design for crypto-biometric authentication (P08-TIC-03674) » web

Pl: lluminada Baturone Castillo Funding Body: Junta de Andalucía - Proyectos de Excelencia Jan 2009 - Dec 2013

- Development of design methodologies for embedded digital systems.

 $\cdot$  Specification languages.

- $\cdot$  Hardware & software codesign.
- $\cdot\,\text{CAD}$  tools development.

- Architectures for specific application systems.

 $\cdot$  Architectures and design of data/signal processing modules

 $\cdot \, {\rm Development}$  of IP modules.

 $\cdot \operatorname{Reconfigurable} \operatorname{systems}$ 

- Applications of embedded digital systems.

 $\cdot$  Biometric systems based on fingerprint, face and voice.

 $\cdot$  Cryptographic systems

 $\cdot$  Image processing and artificial vision

• Emerging applications of wearables, smart cards, communications networks, industrial control systems, wireless sensor networks and Internet of Things.

# Keywords

Embedded Systems; Design Methodologies; Systems



Caption: FPGA-Based Embedded System to Implement Viola-Jones Face Detection Algorithm

on Chip (SoC); Hardware & Software Codesign; Reconfigurable Devices; CAD Tools

#### **Research Highlights**

◆ M.J. Avedillo, A. Barriga, L. Acasandrei and J.M. Calahorro, "Hardware-software embedded face recognition system", International Conferences in Central Europe on Computer Graphics, Visualization and Computer Vision (WSCG), Pilzen, Czech Republic, 2016

• E. Calvo-Gallego, P. Brox and S. Sanchez-Solano, "Low-cost dedicated hardware IP modules for background subtraction in embedded vision systems", Journal of Real-Time Image Processing, vol. 12, no. 4, pp. 681-695, 2016

P. Brox, I. Baturone and S. Sánchez-Solano, "Fuzzy logic-based embedded system for video de-interlacing", Applied Soft Computing, vol. 14, part C, pp. 338-346, 2014

 M. Brox, S. Sánchez-Solano, E. del Toro, P. Brox and F.J. Moreno-Velo, "CAD tools for hardware implementation of embedded fuzzy systems on FPGAs", IEEE Transactions on Industrial Informatics, Special Section on Embedded and Reconfigurable Systems, vol. 9, no. 3, pp. 1635-1644, 2013

#### Key Research Projects & Contracts

ID-EO: Design of crypto-biometric hardware for video



Caption: FPGA-Based Embedded System for Video De-Interlacing. a) Block Diagram. b) Experimental Setup

encryption and authentication (TEC2014-57971-R)

PI: Iluminada Baturone Castillo / Piedad Brox Jiménez Funding Body: Min. de Economía y Competitividad Jan 2015 - Dec 2018

SENIAC: Security in interconnected devices by injection of authentication and ciphering algorithms (RTC-2014-2932-8)

PI: Iluminada Baturone Castillo Funding Body: Min. de Economía y Competitividad Oct 2014 - Mar 2017

SEIs: Hardware design for embedded systems in intelligent environments (TEC2011-24319) PI: Santiago Sánchez Solano Funding Body: Min. de Ciencia e Innovación Jan 2012 - Sep 2015

MOBY-DIC: Model-based synthesis of digital electronic circuits for embedded control (EC-IST-VIIPM no.-248858)

PI: Antonio J. Acosta Jiménez Funding Body: 7th Framework Programme, European Commission Dec 2009 - Nov 2013 CRIPTO-BIO: Microelectronic design for crypto-biometric authentication (P08-TIC-03674) PI: Iluminada Baturone Castillo Funding Body: Junta de Andalucía - Proyectos de Excelencia Jan 2009 - Dec 2013

# RESEARCH AREA BRAIN-INSPIRED NEURAL **NETWORKS AND ARTIFICIAL INTELLIGENCE**

# **Neuromorphic Cognitive Systems**

#### Contact

### Bernabé Linares Barranco

bernabe@imse-cnm.csic.es

## Teresa Serrano Gotarredona

terese@imse-cnm.csic.es >

## Luis A. Camuñas Mesa

camunas@imse-cnm.csic.es >

The IMSE Neuromorphic group develops sensory and processing microchips that mimic sensing and processing in biological beings. It also develops multi-chip and hybrid chip-FPGA systems to scale up to higher complexity systems. The group also works on algorithms and sensory processing for spiking information sensing, coding and processing. Chips use mixed signal, low current, and/or low power, circuit techniques, as well as high speed communication techniques. The group uses mixed or digital CMOS technologies, as well as application projections exploiting emergent nanoscale technologies or new devices like memristors. At present, the group focuses mainly on event-driven



Caption: Event-driven shape sensing-recognition. (a) system, (b) stimulus, (c) events, (d-f) stages outputs showing 'clover' recognition simultaneous to stimulus. See ref [B] for details.

**26 | RESEARCH AREAS & LINES** 

(spiking) frame-free vision systems, developing sensing retinas for spatial or temporal contrast (such as DVS -Dynamic Vision Sensors), as well as event-driven convolution processors, which allow to assemble for example large scale spiking 'Convolutional Neural Networks' for high speed object recognition. These chips and systems use AER (Address Event Representation) communication techniques.

Event-driven retinas do not produce sequences of sti-Il frames, as conventional video cameras do. Instead, each pixel senses light and computes a given property (spatial contrast, temporal change) continuously in time. Whenever this property exceeds a given threshold, the pixel sends out an event (which usually consists of the pixel x,y coordinate and the sign of the threshold), which is written onto one (or more) high speed bus with asynchronous handshaking. This way, sensors produce continuous event flows, and subsequent processors process them event by event.

# Kevwords

Spiking Neural-Circuits; Signal-Processing; Learning; AER (Address-Event-Representation); AER-Contrast-Retinas; AER Dynamic Vision Sensors (DVS); Memristive Neuromorphic Systems; AER-Processors; AER-Convolution; STDP (Spike-Timing-Depen-

with (a) DVS-retina and multi-kernel-convolver (b,c): it captures the 500Hz oscilloscope spiral (e), generating events (x,y,t), representing the spatio-temporal trajectory (d). See ref [A] for details.

dent-Plasticity); Low-Power; Frame-Free-Vision; Convolutional-Neural-Networks

## **Research Highlights**

• A. Yousefzadeh, M. Khoei, S. Hosseini, P. Holanda, S. Leroux, O. Moreira, J. Thapson, B. Dhoet, P. Simoens, T. Serrano-Gotarredona, and B. Linares-Barranco, "Asynchronous Spiking Neurons, the natural key to exploit temporal sparsity", IEEE Journal on Emergent and Selected Topics in Circuits and Systems, vol. 9, no. 4, pp. 668-678, 2019

• A. Yousefzadeh, E. Stromatias, M. Soto, T. Serrano-Gotarredona and B. Linares-Barranco, "On Practical Issues for Stochastic STDP Hardware with 1-bit Synaptic Weights", Frontiers in Neuroscience, vol. 12, article 665, 2018

◆ A. Yousefzadeh, M. Jablonski, T. lakymchuk, A. Linares-Barranco, A. Rosado, L.A. Plana, S. Temple, T. Serrano-Gotarredona, S. Furber, and B. Linares-Barranco, "On Multiple AER Handshaking channels over High-Speed Bit-Serial Bi-Directional LVDS Links with Flow-Control and Clock-Correction on Commercial FPGAs for Scalable Neurmorphic Systems", IEEE Trans. on Biomedical Circuits and Systems, vol 11, no. 5, pp. 1133-1147, 2017

◆ [B] J. A. Pérez-Carrasco, B. Zhao, C. Serrano, B. Acha, T. Serrano-Gotarredona, S. Chen and B. Linares-Barranco, "Mapping from Frame-Driven to Frame-Free Event-Driven Vision Systems by Low-Rate Rate-Coding and Coincidence Processing. Application to Feed-Forward ConvNets," IEEE Trans. on Pattern Analysis and Machine Intelligence, vol. 35, no. 11, pp. 2706-2719, 2013

◆ [A] L. Camuñas-Mesa, C. Zamarreño-Ramos, A. Linares-Barranco, A. Acosta-Jiménez, T. Serrano-Go-

# Microelectronic Systems for Computational Intelligence

#### Contact

## Santiago Sánchez Solano santiago@imse-cnm.csic.es

This research line focuses on the development of new design methodologies and circuit elements for Computational Intelligence applications. Computational Intelligence includes a set of techniques inspired by natural processes that allow addressing complex problems more efficiently than through traditional approaches. Specifically, our interest is mainly focused towards efficient hardware implementation of neuro-fuzzy systems and its use in applications tarredona and B. Linares-Barranco, "An Event-Driven Multi-Kernel Convolution Processor Module for Event-Driven Vision Sensors," IEEE Journal of Solid-State Circuits, vol. 47, no. 2, pp. 504-517, 2012 Technology Transfer Spin-off Company: Prophesee. Metavision for machines

Spin-off Company: GrAl Matter Labs. Create magic on the edge with GrAl One

# **Key Research Projects & Contracts**

SPINAGE: Weighted Spintronic-Nano-Oscillator-based Neuromorphic Computing System Assisted by laser for Cognitive Computing PI: Teresa Serrano-Gotarredona Funding Body: European Union Oct 2020 - Sep 2024

## NeurONN: Two-Dimensional Oscillatory Neural Networ-

ks for Energy Efficient Neuromorphic Computing PI: Bernabé Linares-Barranco Funding Body: European Union Jan 2020 - Dec 2022

## HBP: Human Brain Project

PI: Bernabé Linares-Barranco Funding Body: European Union Apr 2014 - Mar 2016

# NABAB: Nanocomputing Building Blocks with Acquired Behaviour

PI: Teresa Serrano Gotarredona Funding Body: European Union Apr 2007 - Apr 2010

#### CAVIAR: Convolution AER Vision Architecture

PI: Bernabé Linares-Barranco Funding Body: European Union Jun 2002 - Jun 2006s

that take advantage of their ability to describe a system with linguistic terms, as well as to cope with the inaccurate, vague or incomplete information that appears in many real-world problems.

In recent years, the developed activities in this line have addressed the following three main objectives: - The development of architectures for efficient implementation of fuzzy-inference systems on ASICs

and FPGAs, as well as the proposal of a model-based design methodology that accelerates the stages of functional verification and synthesis of fuzzy modules and facilitates their integration in embedded systems.

- The generation of a development environment for fuzzy systems, Xfuzzy, which facilitates the tasks of design, verification and synthesis, both software and hardware, of fuzzy logic-based systems.

- The application of the above techniques and circuits to different problems of robotics, industrial control, food technology, communications systems, image processing, and intelligent device networks for applications related to the areas of safety and environmental control.

#### Keywords

Intelligent Systems; Soft-Computing; Neuro-Fuzzy Circuits; CAD Tools; Model-Based Design; Fuzzy Control; Fuzzy Image Processing; Internet of Things

### **Research Highlights**

• S. Sánchez-Solano and M. Brox, "Hardware Implementation of Embedded Fuzzy Controllers on FPGAs and ASICs", in Fuzzy Modelling and Control: Theory and Applications, vol. 9, pp. 235-253, Atlantis Series on Computational Intelligence Systems, Springer-Verlag, 2014

• S. Sánchez-Solano, E. del Toro, M. Brox, P. Brox and I. Baturone, "Model-Based Design Methodology for Rapid Development of Fuzzy Controllers on FPGAs", IEEE Trans. on Industrial Informatics, vol. 9, no. 3, pp. 1361-1370, 2013

◆ P. Brox, I. Baturone and S. Sánchez-Solano, "Fuzzy Logic-Based Algorithms for Video De-Interlacing", Series: Studies in Fuzziness and Soft Computing, vol. 246, Springer, 2010

• S. Sánchez-Solano, A. J. Cabrera, I. Baturone, F.J. Moreno-Velo and M. Brox, "FPGA Implementation of Embedded Fuzzy Controllers for Robotic Applications", IEEE Trans. on Industrial Electronics, vol. 54, no. 4, pp. 1937-1945, 2007



Caption: VLSI implementation of a 3-input 1-output fuzzy inference system using an active rule-based architecture.

◆ I. Baturone, A. Barriga, S. Sánchez-Solano, C.J. Jiménez-Fernández and D.R. López, Microelectronic Design of Fuzzy Logic-Based Systems, CRC Press, 2000

## **Key Research Projects & Contracts**

Predicción regional de potencia eólica a partir de Lógica Difusa

PI: Iluminada Baturone Castillo Funding Body: EDP Renováveis 2014 - 2015

# SEIs: Diseño hardware para sistemas empotrados en entornos inteligentes (TEC2011-24319)

PI: Santiago Sánchez Solano Funding Body: Min. de Ciencia e Innovación Jan 2012 - Sep 2015

- DIMISION: Diseño microelectrónico de sistemas de visión para redes de sensores inteligentes (TEC2008-04920)
- PI: Santiago Sánchez Solano Funding Body: Min. de Ciencia e Innovación Jan 2009 - Jun 2012 FVISION: Implementación microelectrónica de circuitos difusos para microsistemas inteligentes de visión (TEC2005-04359/MIC) PI: Ángel Barriga Barros
- Funding Body: Min. de Ciencia y Educación Dec 2005 - Dec 2008
- Diseño microelectrónico de sistemas inteligentes para el procesado de información sensorial (TIC2001-1726-C02-01)
- PI: Santiago Sánchez Solano Funding Body: Gobierno de España 2001-2004



Caption: Components of the Xfuzzy environment, which integrates tools to facilitate the different stages involved in the design process of fuzzy logic-based systems.

# RESEARCH AREA SENSORY & **PHOTONIC VISION SYSTEMS**

# **CMOS Smart Imagers and Vision Chips**

#### Contact

# Ángel Rodríguez Vázquez

angel@imse-cnm.csic.es

## Ricardo Carmona Galán

rcarmona@imse-cnm.csic.es

Image handling is instrumental in many applications, including consumer electronics, surveillance, robotics, machine vision, etc. Some of them demand high quality images, while others require fast analysis and interpretation of the image flow. Despite the specific target, all applications benefit from embedding processing circuitry together with optical sensors in the same silicon substrate. CMOS technologies allow the incorporation of digital processing on-chip to correct image artifacts or to analyze and interpret the scene in real-time. Using CMOS technologies enables the implementation of cameras and vision systems with reduced power consumption and reduced size. This permits the incorporation of vision in applications where it was previously considered to be economically prohibitive or technically unfeasible.

This research line embraces different activities related to the incorporation of intelligence into image sensors, namely:

- New pixel topologies for enhanced sensitivity and reduced noise.

- Front-side and Back-side illuminated sensors.

- Pixels for single-photon detection and time-of-flight calculations.

- Pixels for high-dynamic range image acquisition.

- In-pixel processing and memory for feature extraction at the focal-plane.

- Re-configurable read-out channels for high-performance digital imagers.

- Data converters for high-speed and high accuracy (low noise) image downloading.

- Architectures and algorithms for on-chip image correction.

Caption: On-chip generated scale-space (upper row) compared to ideal (middle row). Gaussian filters are implemented by timecontrolled diffusion.

- Distributed, progressive processing architectures for vision systems.

- Sensors for 3-D image capture.

Different application areas are covered like automotive, unmanned vehicle navigation, distributed smart cameras and vision-enabled wireless sensor networks. These applications have been benchmarked by using real systems. Significant parts of the technology have been transferred to industry, including the creation of spin-off companies.

#### Keywords

Smart CMOS Imagers; HDR Imagers; Real-Time Vision Systems-on-Chip; Data Converters for Imagers; Silicon Retinas

## **Research Highlights**

• J. Fernandez-Berni, R. Carmona-Galan and A. Rodriguez-Vazguez, Low-Power Smart Imagers for Vision-Enabled Sensor Networks, Springer, 2012

• J. Fernandez-Berni, R. Carmona-Galan and L. Carranza-Gonzalez. "FLIP-Q: A QCIF Resolution Focal-Plane Array for Low-Power Image Processing", IEEE Journal of Solid-State Circuits, vol. 46, no. 3, pp. 669-680, 2011

G. Liñan, A. Rodriguez-Vazquez, R. Carmona, F. Jimenez, S. Espejo and R. Dominguez-Castro, "A 1000 FPS@128x128 Vision Processor with 8-bit Digitized I/O", IEEE Journal of Solid-State Circuits, vol 39, no. 7, pp. 1044-1055, 2004



◆ A. Rodriguez-Vazguez, G. Liñan, L. Carranza, E. Roca, R. Carmona, F. Jimenez-Garrido, and R. Dominguez-Castro, "ACE16k: the Third Generation of Mixed-Signal SIMD-CNN ACE Chips towards VSoCs", IEEE Transactions on Circuit and Systems I: Fundamental Theory and Applications, vol. 51, no. 5, pp. 851-863,2004

• T. Roska and A. Rodriguez-Vazguez (Eds.), Towards the Visual Microprocessor: VLSI Design and the Use of Cellular Neural Network Universal Machine Computers, pp. 213-237, John Wiley & Sons, 2001

#### **Key Research Projects & Contracts**

3DHVC: Design of high-performance heterogeneous, ultra high speed cellular sensor-processors for multispectral light sensing (BAA-11-001)

PI: Ángel Rodríguez Vázguez Funding Body: Office of Naval Research (USA) Jan 2011 - Dec 2013

WIVISNET: Wireless and smart vision sensors for networked surveillance and monitoring (TEC2009-11812) PI: Ricardo Carmona Galán Funding Body: Min. de Ciencia e Innovación Jan 2010 - Dec 2012

VISTA: Design of sensing-processing-actuation systems on-a-chip: 4th generation vision systems (TIC2003-09817-C02-C01)

PI: Ángel Rodríguez Vázquez Funding Body: Min. de Ciencia y Tecnología Dec 2003 - Nov 2006

Caption: Chronology of the vision chips designed by the group, from 1997 to 2010

# Heterogeneous Sensory-Processing Systems and 3-D Integration

#### Contact

# Ángel Rodríguez Vázquez

angel@imse-cnm.csic.es

# Ricardo Carmona Galán

rcarmona@imse-cnm.csic.es

3D Integration technologies enable vertical interconnection of different wafers and thus the allocation of different subsystems and functions into dedicated, specialized layers. Both features have significant impact on performance. On the one hand, different technologies and materials can be combined, for instance nano-antennas for THz radiation detectors. On the other hand, form factors can be improved and larger function densities can be achieved; for instance, image pixels with embedded processing can be effectively implemented without penalizing the fill factor and the pixel pitch.

This research comprises different activities concerning heterogeneous sensory-processing systems using 3D IC with emphasis on technologies employing TSVs. Activities include the following:

- Prospective analysis and identification of suitable 3D technology candidates.

- Multi-spectral, 3D-compatible sensing materials and devices.

- Interface circuitry between these sensors and the processing layers, including the electrical interface itself as well as the time multiplexing which may be required to handle different signal granularities at the different layers.

- Architectures for optimum exploitation of the potentials of 3D heterogeneous technologies. Emphasis is on vision systems and the usage of different spatial resolutions and scales at each layer in the vertically-interconnected architecture.

- Identification of constitutive functional operators for the different layers of the vertical processing chain, with emphasis on vision.

- Circuit topologies for the different layers of the processing chain.

Regarding vision systems, the basic challenge is to achieve sensors with million pixel counts, pixel pitch around  $6\mu$ m and operating speed in the range of 10,000 Frames/second.

#### Keywords

3D Integrated Circuits; Through-Silicon-Vias; Vertica-Ily-Interconnected Systems; Heterogeneous Integration

#### **Research Highlights**

• R. Carmona-Galan, A. Zarandy, Cs. Rekeczky, P. Földesy, A. Rodriguez-Perez, C. Dominguez-Matas, J.





Caption: A CMOS-3D reconfigurable architecture with In-pixel processing for feature detectors

Fernandez-Berni, G. Liñan-Cembrano, B. Perez-Verdu, Z. Karasz, M. Suarez-Cambre, V. M. Brea-Sanchez, T. Roska and A. Rodriguez-Vazquez, "A hierarchical vision processing architecture oriented to 3D integration of smart camera chips", Journal of Systems Architecture, vol. 69, no. 10, part A, pp. 908-919, 2013

• M. Suarez, V.M. Brea, J. Fernandez-Berni, R. Carmona-Galan, G. Liñan, D. Cabello and A. Rodriguez-Vazquez, "CMOS-3D Smart Imager Architectures for Feature Detection", IEEE Journal on Emerging and Selected Topics in Circuits and Systems, vol. 2, no. 4, pp. 723-736, 2012

◆ A. Zarandy, Cs. Rekeczky, P. Földesy, R. Carmona-Galan, G. Liñan-Cembrano, G. Sos, A. Rodriguez-Vazquez and T. Roska, "VISCUBE: a multi-layer vision chip", in Á.

# **Dynamic Vision Sensors**

#### Contact

Bernabé Linares Barranco bernabe@imse-cnm.csic.es

Teresa Serrano Gotarredona terese@imse-cnm.csic.es

#### Luis A. Camuñas Mesa

camunas@imse-cnm.csic.es

Dynamic Vision Sensors are a type of spiking silicon retinas in which each pixel autonomously and asynchronously sends out an address event when the light it senses has changed above a given relative threshold. This type of cameras, which are "Frame-Free", do not generate sequences of still frames, as conventional

**32 | RESEARCH AREAS & LINES** 

Zarandy (Ed.), Focal-Plane Sensor-Processor Chips, pp. 181-208, Springer, 2011

• A. Zarandy, P. Földesy, R. Carmona-Galan, Cs. Rekeczky, J. Bean and W. Porod, "Cellular Multi-core Processor Carrier Chip for Nanoantenna Integration and Experiments", in Ch. Baatar, W. Porod & T. Roska (Eds.), Cellular Nanoscale Sensory Wave Computing, , pp. 147-168, Springer, 2010

 R. Maldonado-Lopez, F. Vidal-Verdu, G. Liñan and A. Rodriguez-Vazquez, "Integrated Circuitry to Detect Slippage Inspired by Human Skin and Artificial Retinas", IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 56, no. 8, pp. 1554-1565, 2009

#### Key Research Projects & Contracts

INNPACTO 3D2: Intelligent Image Sensors in CMOS Technology with 3D Stacked Chips (IPT-2011-1625-430000) PI: Ángel Rodríguez Vázquez Funding Body: Min. de Ciencia e Innovación May 2011 - Dec 2014

3DHVC: Design of high-performance heterogeneous, ultra high speed cellular sensor-processors for multispectral light sensing (BAA-11-001) PI: Ángel Rodríguez Vázquez Funding Body: Office of Naval Research, USA Jan 2011 - Dec 2013

# Study and design of interfaces for CMOS-compatible sensing nanostructures for the integration of nanoelectronic systems

PI: Ricardo Carmona Galán Funding Body: Min. de Educación y Ciencia Oct 2006 - Sep 2007

commercial cameras do, but provide a flow of spiking address events that dynamically represent the changing visual scene. They are heavily inspired in biological retinas, which also send continuously nervous spike impulses to the cortex. Biological retinas are continuously vibrating through microsaccades and ocular tremors, thus producing spikes also when there is change of light. DVS cameras provide an almost instantaneous representation (with micro-second delays) of the changing visual reality, with very reduced data flow, reduced power, and data sparsity, thus reducing data processing requirements of subsequent stages. DVS cameras have become of high interest to industry recently with a number of spinoff companies commercializing them (Prophesee, IniVation, Celepixel as well as large traditional companies like Samsung and Sony embracing developments.

At IMSE there is a specific research line on AER (Address Event Representation) DVS cameras by the Neuromor-



Caption: 3D Stereo Vision with a pair of DVS cameras solving correct object tracking with temporal occlusions. See ref [B] for details.



Caption: Top: DVS chip with 128x128 pixels, showing zoom preview of 30µm size pixel and schematic on the right, fabricated in AMS 0.35µm. Bottom: Example captures of DVS camera showing highspeed capability, low data-rate (nev is number of events), high intra-scene dynamic range. See ref [A] for details.

phic Group, who coordinated the CAVIAR EU project in which this type of sensor was first invented and exploited. Later on they developed their own prototype which at that time had the best contrast sensitivity, power consumption, and circuit compactness, resulting in 4 licensed patents and the participation in French spinoff company Chronocam, now known as Prophesee. Main recent activities in this line include:

- Design and fabrication of a number of Dynamic Vision Sensors.

- Improved AER read-out circuitry.

- Design of improved temporal contrast sensitivity prototypes through low power mismatch-insensitive amplification stages.

- Development of new conceptual circuits for alternative operation principles for DVS cameras.

- Low current circuit techniques.

- Fast read-out circuits.

# Keywords

Dynamic Vision Sensor; Address Event Representation; Spiking Retinas; Spiking Neural Networks; Asynchronous Circuits; High-Speed Low-Power Vision; DVS Stereo-Vision

# **Research Highlights**

◆ A. Yousefzadeh, G. Orchard, T. Serrano-Gotarredona and B. Linares-Barranco, "Active Perception with Dynamic Vision Sensors. Minimum Saccades with Optimum Recognition", IEEE Transactions on Biomedical Circuits and Systems, vol. 12, no. 4, pp 927-939, 2018

◆ [B] L.A. Camuñas-Mesa, T. Serrano-Gotarredona, S. leng, R. Benosman and B. Linares-Barranco, "Event-Driven Stereo Visual Tracking Algorithm to Solve Object Occlusion", IEEE Transactions on Neural Networks and Learning Systems, vol. 29, no. 9, pp 4223-4237, 2017 T. Serrano-Gotarredona and B. Linares-Barranco, "Poker-DVS and MNIST-DVS. Their History, How They were Made, and Other Details", Frontiers in Neuromorphic Engineering, Frontiers in Neuroscience, vol. 9, article 481, 2015

◆ [A] T. Serrano-Gotarredona and B. Linares-Barranco, "A 128x128 1.5% Contrast Sensitivity 0.9% FPN 3µs Latency 4mW Asynchronous Frame-Free Dynamic Vision Sensor Using Transimpedance Amplifiers", IEEE Journal of Solid-State Circuits, vol. 48, no. 3, pp 827-838, 2013

◆ J.A. Leñero-Bardallo, T. Serrano-Gotarredona and B. Linares-Barranco, "A 3.6µs Latency Asynchronous Frame-Free Event-Driven Dynamic-Vision-Sensor", IEEE Journal of Solid-State Circuits, vol. 46, no. 6, pp 1443-1455, 2011

Technology Transfer

Patent: T. Finateu, B. Linares-Barranco, C. Posch and T. Serrano-Gotarredona, "Pixel Circuit for Detecting Time-Dependent Visual Data", W02018073379A1. Priority 20-Oct-2016. European patent, extended to US, Korea, Japan, China.

• Patent: T. Finateu, B. Linares-Barranco, C. Posch and T. Serrano-Gotarredona, "Sample and Hold based

Temporal Contrast Vision Sensor", W02017174579A1. Priority: 4-Apr-2016.

◆ Patent: B. Linares-Barranco and T. Serrano-Gotarredona, "Method and Device for Detecting the Temporal Variation of the Light Intensity in a Matrix of Photosensors", W02014091040A1. Priority: 11-Dec-2012. European patent, extended to US, Korea, Japan, Israel.

• Patent: B. Linares-Barranco and T. Serrano-Gotarredona, "Low-Mismatch and Low-Consumption Transimpedance Gain Circuit for Temporally Differentiating Phot-Sensing systems in dynamic vision Sensors", W02012160230A1. Priority: 26-May-2011. European patent, extended to US, Korea, Japan, China.

• Spin-off Company: Prophesee. Metavision for machines.

## **Key Research Projects & Contracts**

APROVIS3D: Analog PROcessing Of Bioinspired Vision Sensors For 3D Reconstruction PI: Teresa Serrano Gotarredona Funding Body: Min. de Ciencia e Innovación Apr 2020 - March 2023

# RESEARCH AREA ANANOELECTRONICS AND Emerging technologies

Circuit Design using Emerging Devices and Non-Conventional Logic Concepts

## Contact

José M. Quintana Toledo josem@imse-cnm.csic.es

María J. Avedillo de Juan avedillo@imse-cnm.csic.es

Main research objective is the development, analysis and design of circuits using emerging devices and/ or nonconventional logic models, with emphasis on applications with severe constraints on power or energy like IoT. In particular, we explore circuits based on resonant tunel diodes (RTDs), tunel transistors (TFETs and SymFETs) or devices integrating phase transition (Hyper-FETs, VO2). The distinguishing features of these devices is exploited to obtain circuits competitive with respect to their CMOS counterparts in terms of speed, power, energy or area or exhibiting better trade-offs among those criteria. From the logic point of view, we

#### **34 | RESEARCH AREAS & LINES**

COGNET: Event-based cognitive vision system. Extension to audio with sensory fusion

PI: Teresa Serrano Gotarredona Funding Body: Min. de Ciencia e Innovación Jan 2016 - Dec 2019

ECOMODE: Event-driven compressive vision for multimodal interaction with mobile devices PI: Bernabé Linares-Barranco Funding Body: European Union Jan 2015 - Dec 2018

BIOSENSE: Bioinspired event-based system for sensory fusion and neurocortical processing. High-speed low-cost applications in robotics and automotion. PI: Teresa Serrano Gotarredona

Funding Body: Min. de Ciencia e Innovación Jan 2013 - Dec 2015

# NANONEURO: Design of neurocortical architectures for vision applications PI: Teresa Serrano Gotarredona

Funding Body: Junta de Andalucía Jul 2011 - Dec 2014

study threshold logic and more recently oscillator-based computing.

Main recent activities in this line include:

- Development of oscillatory neural networks in which the synchronization dynamics of oscillators are used for computation. Oscillators are implemented with a VO2 device and a transistor.

- Development of logic based on the coding of information in the phase of an oscillation. Its main element is an oscillator to which a synchronization signal is injected to discretize its phase. In the case of binary logic, only two phases are used.

- Design and evaluation of logic circuits using TFETs and HyperFETs for low power and energy efficient applications. Technology benchmarlking and identification of application areas, development of gate topologies and logic architectures suitable for the specific characteristics of these devices.

# Keywords

Emerging Devices; Coupled Oscillators; Oscillatory



Caption: Evaluation in terms of energy and speed of CMOS transistors (MOSFETs and FinFETs) and tunel transistors (PSUHETE and NDHETE1). Different logic-deths and switching activities are explored.



# Caption: a) Programable MOS-NDR exhibiting negative differential resistance; b) Experimental results of a two-phase single-gate-per phase MOBILE pipeline.

Neural Networks; Oscillator-based Computing; VO2; Energy Efficiency; Ultra-Low Power Electronic; Resonant Tunel Diode (RTD); Negative Differential Resistance (NDR); Tunel Transistor (TFET); Steep Subthreshold Slope Devices

#### **Research Highlights**

• M.J. Avedillo, J.M. Quintana and J. Núñez, "Phase Transition Device for Phase Storing", IEEE Transactions on Nanotechnology, vol. 19, pp 107-112, 2020

◆ M. Jiménez, J. Núñez and M.J. Avedillo, "Hybrid Phase Transition FET Devices for Logic Computation", IEEE Journal on Exploratory Solid-State Computational Devices and Circuits, vol. 6, no. 1, pp 1-8, 2020

 J. Núñez and J.M. Avedillo, "Approaching the Design of Energy Recovery Logic Circuits using Tunnel Transistors", IEEE Transactions on Nanotechnology, vol. 19, pp 500-507, 2020

◆ J. Núñez and M.J. Avedillo, "Power and Speed Evaluation of Hyper-FET Circuits", IEEE Access, vol. 7, pp 6724-6732, 2019

◆ J. Nuñez and M.J. Avedillo, "Reducing the Impact of Reverse Currents in Tunnel FET Rectifiers for Energy Harvesting Applications", IEEE Journal of the Electron Devices Society, vol. 5, no. 6, pp. 530-534, 2017

# **Key Research Projects & Contracts**

NEURONN: Two-Dimensional Oscillatory Neural Networks for Energy Efficent Neuromorphic computing (H2020-871501)

PI: Bernabé Linares Barranco Funding Body: European Union Jan 2020 - Dec 2022

#### PULPOSS: Processing for Ultra Low POwer using Steep Slope devices: circuits and arquitectures (TEC2017-87052-P)

PI: María J. Avedillo de Juan / José M. Quintana Toledo Funding Body: Min. de Economía y Competitividad Jan 2018 - Dec 2020

# NACLUDE: Nano-architectures for logic computing using emergent devices (TEC2013-40670-P)

PI: Jose M. Quintana Toledo / María J. Avedillo de Juan Funding Body: Min. de Economía y Competitividad Jan 2014 - Dec 2017

RTDs: Architectures and circuits for logic and non-linear applications using RTDs (TEC2010-18937) Pl: María J. Avedillo de Juan Funding Body: Min. de Ciencia e Innovación Jan 2011 - Dec 2014

## QUDOS: Quantum Tunneling Device Technology on Silicon (IST-2001-32358)

PI: Werner Prost / WP Coordinator: José M. Quintana Toledo Funding Body: European Comission

Jan 2002 - Dec 2004

# Nanoscale Memristor Circuits and Systems

#### Contact

Bernabé Linares Barranco

bernabe@imse-cnm.csic.es

Teresa Serrano Gotarredona terese@imse-cnm.csic.es

# Luis A. Camuñas Mesa

camunas@imse-cnm.csic.es

With the end of Moore's Law approaching guickly, mainstream CMOS downscaling is slowing down. Novel nanoscale emerging devices compatible with CMOS fabrication technologies promise to overcome this slow down. Ultra-dense multi-laver fabrics of nano-scale devices can be fabricated as BEOL (back end of line) on top of CMOS substrates. One of these emerging devices are memristors, also called resistive-RAM (RRAM), which are two-terminal devices whose resistance can be changed as the devices are stimulated differently. Some of these memristors allow for two-state resistances, while other less developed may allow for continuous non-volatile analog memory states. In this research line our main focus is to exploit these novel memristive devices combined with optimized CMOS circuits to provide ultra-compact ultra-low-power computing architectures for edge and IoT applications. Main recent activities in this line include:

- Design and fabrication of monolithic CMOS/memristor Proof-of-Concept computing systems using TiO RRAM Filamentary Memristors.

- Computation of Spike-Time-Dependent-Plasticity Learning Rules with Memristors.

- Stochastic Binary Spike-Time-Dependent-Plasticity for Memristor-based 1-bit weight learning and inference.

- Calibration Techniques for ultra-low-voltage memristive read-out circuits.

# Keywords

RRAM (Resistive RAM); Non-volatile memristor memory; Nanoscale memristors; TiO filamentary memristors; 1T1R memristor crossbars; Spiking neuromorphic computing with memristors; Hopfield Neural Networks with memristors; Spike-Timing-Dependent-Plasticity with memristors

#### **Research Highlights**

◆ L. A. Camuñas-Mesa, B. Linares-Barranco and T. Serrano-Gotarredona, "Neuromorphic Spiking Neural Networks and Their Memristor-CMOS Hardware Implementations", Materials, vol. 12, no. 7, article 2745, 2019



Caption: Illustration of massive computing architectures of monolithic CMOS/Memristor neural computing chips assembled on dedicated PCBs.



Caption: Photograph of CMOS chip with memristor test devices fabricated on top.

B. Linares-Barranco, "Memristors fire away", Nature Electronics, vol. 1, no. 2, pp 100-101, 2018

◆ X. Guo, F. Merrikh-Bayat, L. Gao, B.D. Hoskins, F. Alibart, B. Linares-Barranco, L. Theogarajan, C. Teuscher and D.B. Strukov, "Modeling and Experimental Demonstration of a Hopfield Network Analog-to-Digital Converter with Hybrid CMOS/Memristor Circuits", Frontiers in Neuromorphic Engineering, Frontiers in Neuroscience, vol. 9, article 488, 2015

• G. Indiveri, B. Linares-Barranco, R. Legenstein, G. Deligeorgis and T. Prodromakis, "Integration of nanoscale memristor synapses in neuromorphic computing architectures", Nanotechnology, vol. 24, no. 38, article 384010, 2013

◆ C. Zamarreño-Ramos, L. A. Camuñas-Mesa, J.A. Perez-Carrasco, T. Masquelier, T. Serrano-Gotarredona and B. Linares-Barranco, "On Spike-Timing-Dependent-Plasticity, Memristive Devices, and building a Self-Learning Visual Cortex", Frontiers in Neuromorphic Engineering, Frontiers in Neuroscience, vol. 5, article 26, 2011

#### Key Research Projects & Contracts

Nano-Mind: Neuromorphic Perception and Nano-Memristive Cognition for High-Speed Robotic Actuation

PI: Teresa Serrano Gotarredona Funding Body: Min. de Ciencia e Innovación Jun 2020 - May 2024

MeM-Scales: Memory technologies with multi-scale time constants for neuromorphic architectures PI: Bernabé Linares Barranco Funding Body: European Union Jan 2020 - Dec 2022

# HERMES: Hybrid Enhanced Regenerative Medicine Systems PI: Teresa Serrano Gotarredona Funding Body: European Union

Jan 2019 - Dec 2022

NeuRAM3: NEUral computing aRchitectures in Advanced Monolithic 3D-VLSI nano-technologies PI: Teresa Serrano Gotarredona Funding Body: European Union Jan 2016 - Jun 2019

MemoCiS: Memristors - Devices, Models, Circuits, Systems and Applications PI: Bernabé Linares Barranco Funding Body: COST Action IC1401 May 2014 - May 2018

# **BIOINSPIRED CIRCUITS AND SYSTEMS**

# **Biomedical Circuits** and Systems

#### Contact

Gloria Huertas Sánchez

gloria@imse-cnm.csic.es

# Alberto Yúfera García

yufera@imse-cnm.csic.es

This research line embraces all activities related with the development of alternative bio-instrumentation circuits and systems required to reproduce classical and to propose new measurement techniques at bio-medical labs to improve the quality of acquired biosignals.

Targets design for bio-instrumentation systems are focused also to reduce the human effort and cost of biomedical assays, to obtain the minimum size and weight of biosystems (Lab-on-a-Chips, LoCs), to research new measurement methods based on high performance integrated circuits and system design with low-power consumption, wide bandwidth, reduced power supply levels and wireless communication capability. Electrical modeling of sensors required as signal transducers and interfaces must be incorporated to circuit design flow to obtain full system characterization. This research line also considers the modelling of heterogeneous systems for full system simulations. Main recent activities are:

- Alternative bio-signals acquisition techniques.
- Development of CMOS circuits and systems blocks.

- To exploit classical sensors and look for new sensor issues for solving biosignals and biomarkers measurement problem.

- Modeling sensor performance and incorporate it into heterogeneous system simulation in a full system design process.

- Development of wearable systems for edema test in heart fail patients.

- Electro stimulation of stem cells in differentiation processes.

- Developing multidisciplinary working skills.

## Keywords

Biomedical Circuits and Systems; Bio-Sensors; Laboratory on-a-Chip (LoC); Bioimpedance; Microelectrode; Electro Stimulation (ES); Clinical Applications; Electric Modelling of Biology Systems

## **Research Highlights**

• P. Pérez, J.A. Serrano, M.E. Martín, P. Daza, G. Huertas and A. Yúfera, "A computer-aided design tool for biomedical OBT sensor tuning in cell-culture assays", Computer Methods and Programs in Biomedicine, vol. 200, article 105840, 2020



Caption: Normalized frequency (A) and amplitude (B) measured at Vcell in a cell culture. The curves correspond to 2500 cells (W1, W3), 5000 cells (W4, W5) and 10000 cells (W7, W8), seeded at t = 0. Cell proliferation is measured with the oscillation parameters: frequency (fosc) and amplitude (aosc).



Caption: PCB developed for the leg edema test wearable system, to be applied in patients with heart fail disease. The size is set to 2x2 cm2.

◆ J.A. Serrano, P. Pérez, G. Huertas and A. Yúfera, "Alternative general fitting methods for real-time ce-Il-count experimental data processing", IEEE Sensors Journal, vol. 20, no. 24, 2020

• P. Pérez, G. Huertas, A. Maldonado-Jacobi, M. Martín, J.A. Serrano, A. Olmo, P. Daza and A. Yúfera, "Sensing Cell-Culture Assavs with Low-Cost Circuitry", Scientific Reports, Nature Group, vol. 8, article 8841, 2018

• D. Rivas-Marchena, A. Olmo, J.A. Miguel, M. Martinez, G. Huertas and A. Yufera, "Real-time electrical bioimpedance characterization of neointimal tissue for stent applications", Sensors, vol. 17, no. 8, art. 1737, 2017

• G. Huertas, A. Maldonado, A. Yufera, A. Rueda and J.L. Huertas, "The Bio-Oscillator: A Circuit for Cell-Culture Assays", IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 62, pp. 164-168, 2015

Technology Transfer

Gloria Huertas Sánchez, Andrés Maldonado Jacobi and Alberto Yúfera García. Bioimpedance measurement system for wirelessly monitoring cell cultures in real time, based on an oscillation test using integrated circuits. 2014

 Alberto Yúfera García, Alberto Olmo Fernández and Gloria Huertas Sánchez. Bioimpedance measuring system for wirelessly monitoring cell cultures in real time, based on CMOS circuits and electrical modelling. 2014

# **Key Research Projects & Contracts**

SYMAS: Sistema de medida y electroestimulación para aplicaciones de diferenciación y motilidad celular (P18-FR-2308)

PI: Alberto Yúfera García / Gloria Huertas Sánchez Funding Body: Junta de Andalucía - Proyectos de Excelencia Jan 2020 - Dec 2022

VOLUM: Valor pronóstico en tiempo real para la monitorización del volumen mediante medidas de bioimpedancias en pacientes con insuficiencia cardíaca aguda (HEART-FAIL VOLUM)

PI: Alberto Yúfera García Funding Body: Instituto de Salud Carlos III Jan 2020 - Dec 2021

iSTENT: Real Time Monitoring of Hemodinamic Variables using Smart Stents (iSTENT) based on Capacitive and Bioimpedance Sensors (RTI2018-093512-B-C21) PI: Alberto Yúfera García

Funding Body: Min. de Ciencia e Innovación Jan 2019 - Dec 2021

MIXCELL: Integrated MicroSystems for Cell-Culture Assays PI: Alberto Yúfera García Funding Body: Min. de Economía y Competitividad Jan 2014 - Dec 2017

# ACATEX: Self-calibration and self-test of analog, mixed-signal and radio frecuency circuits (P09-TIC-5386) PI: Adoración Rueda Rueda Funding Body: Junta de Andalucía - Proyectos de Excelencia Mar 2010 - Feb 2014

# Wireless Implantable and **Wearable Intelligent Biosensor Devices**

#### Contact

# Manuel Delgado Restituto

mandel@imse-cnm.csic.es

Research on bioengineering including integrated sensing/read-out circuitry for the detection and recording of neural signals, wearable electronic devices for healthcare monitoring, and efficient wireless interfaces for intelligent medical devices (IMD). The common denominator to these research lines is the need to achieve high precision, low-noise analog read-out and very low power dissipation, in order to enable solutions which can be powered through sma-Il-capacity batteries and/or harvesting techniques. Different activities are being developed in this area:

- Definition of enabling technologies for the integration and miniaturization of biomimetic systems, which can be used for building neurocortical implants suitable for scientific (to allow new advances in neuroscience), clinical (to provide neuroprosthesis for the treatment of neurological diseases), and translational application (to pave the way for brain-machine interfaces) issues.

- Development of novel neurological data processing algorithms, including data compression, artifact suppression and seizure prediction processors, suitable for closed-loop therapeutic systems for refractory epilepsy and movement disorder diseases.

- Implementation of wireless sensor nodes (WSN) to quantify the impairments of the neuromuscular function and movement observed in Parkinson disease patients including means of surface electromyography (EMG) or kinematic measurements.

- Fabrication of passive radio-frequency identification (RFID) biomedical sensor tags, including mechanisms for remotely powering, suitable for the acquisition and conditioning of biomedical signals such as body temperature, blood glucose level or ECG information.

- Design of standard-compliant transceivers for wireless body area network (WBAN) applications, including novel architectures and circuit techniques for phase domain modulation.

More details can be found in www2.imse-cnm.csic. es/~mandel/

## Kevwords

Biomedical Circuits and Systems; Neuro-Engineering; Low-Noise Sensor Readout; Low-Power Wireless Interfaces; Telemetry Systems; Energy Harvesting







Caption: Ultra-low power transceiver for Bluetooth Low Energy (BLE). The receiver (Rx) skips any active RF stage and it is implemented as a passive front-end. It achieves a sensitivity of -81.4 dBm and consumes less than 1.1 mW. The transmitter employs direct modulation and an efficient class-E power amplifier (PA) to deliver 1.6 dBm output power to the antenna with a total efficiency of 24.5%.

#### **Research Highlights**

• R. Fiorelli, M. Delgado-Restituto and Á. Rodríguez-Vázguez, "Charge-Redistribution Based Quadratic Operators for Neural Feature Extraction", IEEE Transactions on Biomedical Circuits and Systems, vol. 14, no. 3, pp. 606-619, 2020

◆ J. L. Valtierra, M. Delgado-Restituto, R. Fiorelli and Á. Rodríguez-Vázguez, "A Sub-µW Reconfigurable Front-End for Invasive Neural Recording that Exploits the Spectral Characteristics of the Wideband Neural Signal", IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 67, no. 5, pp. 1426-1437, 2020

• R. Fiorelli, M. Delgado-Restituto and Á. Rodríguez-Vázquez, "Offset-Calibration with Time-Domain Comparators using Inversion-Mode Varactors", IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 67, no. 1, pp. 47-51, 2020

• M. Delgado-Restituto, J. B. Romaine and Á. Rodríguez-Vázguez, "Phase Synchronization Operator for On-Chip Brain Functional Connectivity Computation", IEEE Transactions on Biomedical Circuits and Systems, vol. 13, no. 5, pp. 957-970, 2019

• M. Delgado-Restituto, A. Rodríguez-Pérez, A. Darie, C. Soto-Sánchez, E. Fernández-Jover and Á. Rodríguez-Vázguez, "System-Level Design of a 64-Channel Low Power Neural Spike Recording Sensor", IEEE Transactions on Biomedical Circuits and Systems, vol. 11, no. 2, pp. 420-433, 2017

# **RESEARCH AREA** INTEGRATED CIRCUITS FOR SPACE APPLICATIONS

**High-Speed High-Resol** tion ADCs & DACs for Space Applications

Contact

Gildas Léger leger@imse-cnm.csic.es

# Antonio J. Ginés Arteaga

gines@imse-cnm.csic.es

This line of research addresses the design of analog and mixed-signal circuits and systems for critical aerospace applications, with emphasis on embedded aerospace applications (satellites, rovers) in CMOS (Com-

# **Key Research Projects & Contracts**

MIRABRAS: Millimeter-sized Implant with embedded Responsive Artificial intelligence for Brain disorder Assistance (PID2019-110410RB-100) PI: Manuel Delgado Restituto Funding Body: Min. de Ciencia, Innovación y Universidades Jan 2020 - Dec 2022

IPANEMA: Integrated Pattern-Adaptive optical NEurostimulator with Multi-site recording Array (TEC2016-80923-P) PI: Manuel Delgado Restituto

Funding Body: Min. de Economía, Industria y Competitividad Jan 2017 - Dec 2019

CLEPSYDRA: Towards a Closed-Loop Epileptogenic Prediction SYstem based on sub-Dural Recording Arrays (TEC2012-33634)

PI: Manuel Delgado Restituto Funding Body: Min. de Economía y Competitividad Jan 2013 - Dec 2015

POWDERS: Ultra-Low Power Wireless Motes for the Remote Sensing of Biomedical Signals (TEC2009-08447) PI: Manuel Delgado Restituto

Funding Body: Min. de Ciencia e Innovación Jan 2010 - Dec 2012

BIO-TAG: Monolithic Implementation of Passive RFID Transponders for Biomedical Applications (TIC-02818) PI: Manuel Delgado Restituto

Funding Body: Junta de Andalucía Dec 2007 - Dec 2011

plementary Metal-Oxide Semiconductor) technology. These circuits are characterized by being in an environment with high doses of radiation (TID, SE) and need for an autonomous operation without maintenance.

In order to increase the performance and increase the lifespan of these systems, it is necessary to develop and implement Radiation-Hard (Rad-Hard) techniques. In addition and, especially in an application context with little or no possibility of human intervention, these systems should include additional circuitry that capable of automatically measuring and correcting (self-calibration) errors by itself during the entire life of the Instrument (due to the cumulative effect of radiation and aging, as well as change of PVT operating conditions: process, voltage and temperature).

The advantages of research and development of self-calibration techniques are of great importance in critical applications operating under extreme conditions, since the performance of the circuits subjected to stress tend to degrade over time, requiring periodic re-calibrations to preserve the specified operating level.

Another aspect to emphasize is the reliability and reuse of this type of circuits, once developed and qualified, for future missions, which entails a great savings in terms of effort and associated costs.

#### Keywords

Auto-Calibration; Hardness for Radiation Applications; Embedded Critical Aerospace Applications (Satellites, Rovers, etc.); Sensors; Temperature Sensors; Solar Irradiance Sensors; Mixed Signal ASICs-CMOS for Space

#### **Research Highlights**

• A.J. Ginés, E.J. Peralías and A. Rueda, "Black-Box Calibration for ADCs With Hard Nonlinear Errors Using a Novel INL-Based Additive Code: A Pipeline ADC Case Study", IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 64, no. 7, pp. 1718-1729, 2017

• J. Núñez, A.J. Ginés, E.J. Peralías and A. Rueda, "Design methodology for low-jitter differential clock recovery circuits in high performance ADCs", Analog Integrated Circuits and Signal Processing, vol. 89, no. 33, pp. 593-609, 2016

• A.J. Ginés, E. Peralías and A. Rueda, "Background Digital Calibration of Comparator Offsets in Pipeline ADCs" IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 23, no. 7, pp. 1345-1349, 2015

◆ D. Malagon-Perianez, J.M. de la Rosa, R. del Rio and G. Leger, "Single Event Transients trigger instability in Sigma-Delta Modulators", Conference on Design of Circuits and Integrated Systems (DCIS), Madrid, 2014

◆ J. Ramos-Martos, A. Arias-Drake, A. Ragel-Morales, J. Ceballos-Cáceres, J.M. Mora-Gutiérrez, B. Piñero-García, M. Muñoz-Díaz, M.A. Lagos-Florido, S. Espejo-Meana, I. Arruego-Rodríguez, J. Martínez-Oter and M.T. Álvarez, "OWLs: A Mixed-Signal ASIC for Optical Wire-Less Links in Space Instruments", Fourth International Workshop on Analog and Mixed-Signal Integrated Circuits for Space Applications, AMICSA, ESA/ESTEC, Noordwijk, The Netherlands, 2012

# Key Research Projects & Contracts

ASIC-SIS: ASIC for compacts solar irradiation sensor (ESP2016-80320-C2-2-R) PI: Diego Vázquez García de la Vega Funding Body: Min. de Economía, Industria y Competitividad Dec 2016 - Dec 2018





Caption: Test assembly for evaluation of electrical behavior at extreme temperatures. Front microphotograph of the CMOS prototype of the 16bitADC converter.



Caption: Photograph of ASIC CMOS 0.35µm Front-End for solar irradiation sensors on the surface of Mars. The circuit has been designed with the radhard library (hardened against radiations) developed at the Microelectronics Institute of Seville (IMSE-CSIC-US).

#### 16BitADC (ESA ITT A0/1-7154 /12/NL/RA)

PI: Juan Ramos (up to 08/2015) / Joaquín Ceballos / Antonio Ginés (from 09/2015) Funding Body: ESA (European Space Agency) Sep 2013 - Dec 2015

DANTE: Adapting Mixed-signal and RF ICs Design and Test to Process and Evironment Variability (TEC2011-28302)

PI: Adoración Rueda Rueda Funding Body: Min. de Ciencia e Innovación Jan 2012 - Dec 2015

Radiation Tolerant Analogue/Mixed-Signal Technology Survey and Test Vehicle Design (ESTEC Contract No. 400010162110/NL/AF)

PI: José Luis Huertas / Gildas Léger Funding Body: ESA (European Space Agency) - Through subcontract with ARQUIMEA Sep 2010 - Sep 2012

# System-on-Chip ASICs for Space Instrumentation

#### Contact

Servando Espejo Meana espeio@imse-cnm.csic.es

Joaquín Ceballos Cáceres

joaquin@imse-cnm.csic.es

This line is devoted to the development of integrated circuits and analog/mixed-signal systems for space applications, and in general, for applications in environments suffering radiation and extreme temperatures, with high reliability requirements. The use of conventional CMOS technologies is emphasized, following the concept of radiation hardening by design (RHBD). Specific activities include the characterization of the

effects of high-energy electromagnetic and particles radiation (total ionizing dose -TID, and single-event effects -SEE) on integrated circuit production technologies, on devices and circuits, and the development of robust strategies for the design of circuits and systems. Other topics of interest include the tolerance of circuits to extended temperature ranges, and the resistance of packages and systems to thermal cycles, impacts, and vibration.

Accomplished tasks include:

- Characterization of a  $0.35 \mu m$  CMOS technology concerning radiation effects and extended temperature ranges.

- Development of radiation tolerant digital-cells libra-ries.
- Development of electrical models for the simulation of MOS transistors with specific radiation-hardened layouts (ELTs).

- Design and test of several mixed-signal ASICs for space use.

• OWLS: intra-satellite optical communications based on diffuse light.

- · MOURA: tri-axial magnetometer and accelerometer.
- MEDA: wind sensor for MEDA, for Mars'2020.
- $\cdot$  SIS: solar irradiance sensor for Exomars'18.

- Formal qualification processes for the space-use of mixed-signal ASICs.

#### Keywords

Radiation Hardening; Extended Temperature Ranges; Reliability; Total Ionizing Dose; Single-Event Effects; Redundancy; Latch-up Prevention

#### **Research Highlights**

• S. Sordo-Ibáñez, B. Piñero-García, M. Muñoz-Díaz, A.



Caption: ASIC OWLS



Caption: ASIC for MEDA wind sensor

Ragel-Morales, J. Ceballos-Cáceres, L. Carranza-González, S. Espejo-Meana, A. Arias-Drake, J. Ramos-Martos, J.M. Mora-Gutiérrez and M.A. Lagos-Florido, "CMOS Rad-Hard Front-End Electronics for Precise Sensors Measurements", IEEE Transactions on Nuclear Science, vol. 63, pp. 2379-2389, 2016

◆ S. Sordo-Ibáñez, B. Piñero-García, M. Muñoz-Díaz, A. Ragel-Morales, J. Ceballos-Cáceres, L. Carranza-González, S. Espejo-Meana, A. Arias-Drake, J. Ramos-Martos, J.M. Mora-Gutiérrez and M.A. Lagos-Florido, "A Front-End ASIC for a 3-D Magnetometer for Space Applications by Using Anisotropic Magnetoresistors", IEEE Transactions on Magnetics, vol. 51, pp. 1-4, 2015

◆ S. Sordo-Ibáñez, S. Espejo-Meana, B. Piñero-García, A. Ragel-Morales, J. Ceballos-Cáceres, M. Muñoz-Díaz, L. Carranza-González, A. Arias-Drake, J.M. Mora-Gutiérrez, M.A. Lagos-Florido and J. Ramos-Martos, "Four-channel self-compensating single-slope ADC for space environments", Electronics Letters, vol. 50, pp. 579-581, 2014

◆ J. Ramos-Martos, A. Arias-Drake, J.M. Mora-Gutiérrez, M. Muñoz-Díaz, A. Ragel-Morales, B. Piñero-García, J. Ceballos-Cáceres, L. Carranza-González, S. Sordo-Ibáñez, M.A. Lagos- Florido and S. Espejo-Meana, "SEE Characterization of the AMS 0.35  $\mu m$  CMOS Technology", in Proc. of the 14th European Conf. on Radiation and its Effects on Components and Systems, pp. 1-4, 2013

◆ J. Ramos-Martos, A. Arias-Drake, A. Ragel-Morales, J. Ceballos-Caceres, J.M. Mora-Gutierrez, B. Pinero-Garcia, M. Munoz-Diaz, M.A. Lagos-Florido and S. Espejo-Meana, "Radiation Characterization of the austriamicrosystems 0.35 µm CMOS Technology", in Proc. of the 12th European Conf. on Radiation and its Effects on Components and Systems, 2011

## Key Research Projects & Contracts

Microelectrónica para instrumentación espacial: ASIC del sensor de viento de MEDA (ESP2016-79612-C3-3-R) PI: Servando Espeio Meana

Funding Body: Min. Economía y Competitividad Jan 2017 - Dec 2018

Microelectrónica de espacio para instrumentación ambiental en Marte (ESP2014-54256-C4-4-R) Pl: Servando Espejo Meana Funding Body: Min. Economía y Competitividad Jan 2015 - Dec 2015

## Diseño y testado de ASICs para el espacio para la misión a Marte 'MEIGA-METNET Precursor' (AYA2011-29967-C05-05)

PI: Servando Espejo Meana Funding Body: Min. de Ciencia e Innovación Jan 2012 - Dec 2012

Diseño y testado de ASICs para el espacio para la misión a Marte 'MEIGA-METNET Precursor' (AYA2009-14212-C05-04)

PI: Servando Espejo Meana Funding Body: Min. de Ciencia e Innovación Jan 2010 - Dec 2011

## Diseño y testado de ASICs para el espacio para la misión a Marte 'MEIGA-METNET Precursor' (AYA2008-06420-C04-02/ESP)

PI: Servando Espejo Meana Funding Body: Min. de Ciencia e Innovación Jan 2009 - Dec 2009

# **RESEARCH AREA ◆ HARDWARE SECURITY**

# Cybersecurity

## Contact

# Iluminada Baturone Castillo

lumi@imse-cnm.csic.es

# Carlos J. Jiménez Fernández

cjesus@imse-cnm.csic.es

This research line focuses on microelectronic solutions for security applications. The objectives are to verify the identity of hardware devices and users as well as to store and communicate sensitive information, resorting to the use of techniques from cryptography, biometrics, and their combination (crypto-biometrics). Security against hardware attacks is especially analyzed, particularly fault injection and side-channel attacks such as differential power analysis (DPA) and differential electromagnetic attacks (DEMA). Microelectronic solutions are aimed at constructions and algorithms providing security together with efficient features of size, power consumption and operation speed. The activities within this research line are devoted to:

- Exploration of cryptographic algorithms from a secure hardware implementation point of view. Development of architectures for such algorithms with optimized features in terms of VLSI design and resistance against attacks. - Analysis of side-channel and fault-injection attack sources. Development of robust hardware solutions as well as setups and benchmarks to measure the security of microelectronic realizations against attacks. Vulnerability metrics.

- Design of modules based on PUFs (within programmable devices and/or integrated circuits) to implement security primitives particularly related to key generation, identifiers, and random numbers.

- Hardware implementation of algorithms to process and recognize biometric features such as fingerprints, faces, gait, voice, etc. Design of microelectronic solutions for biometric, multi-biometric, and crypto-biometric systems.

- Application of the above solutions to wearable devices, tokens, tags, consumer electronic devices, control systems, etc.

## Keywords

Hardware for Cryptography; Biometrics and Crypto-Biometrics; Physical Unclonable Functions (PUFs); Secure FPGAs and Integrated Circuits; Hardware Attacks; Authentication and Secure Communications

## **Research Highlights**

• J.M. Mora-Gutiérrez, C.J. Jiménez-Fernández and M.



Valencia-Barrero, "Trivium Hardware Implementations for Power Reduction", International Journal of Circuit Theory and Applications, Special Issue: Secure lightweight crypto-hardware, vol. 45, no. 2, pp. 188-198, 2017

◆ A. Cabrera-Aldaya, A.J. Cabrera and S. Sánchez-Solano, "SPA Vulnerabilities of the Binary Extended Euclidean Algorithm", Journal of Cryptographic Engineering, vol 7, no. 4, pp. 273–285, 2017

◆ I. Baturone, M.A. Prada-Delgado and S. Eiroa, "Improved generation of identifiers, secret keys, and random numbers from SRAMs", IEEE Transactions on Information Forensics and Security, vol. 10, no. 12, pp. 2653-2668, 2015

• E. Tena-Sánchez, J. Castro and A.J. Acosta, "A Methodology for Optimized Design of Secure Differential Logic Gates for DPA Resistant Circuits", IEEE Journal on Emerging and Selected Topics in Circuits and Systems, vol. 4, no. 2, pp 203-215, 2014

• R. Arjona and I. Baturone, "A Hardware Solution for Real-Time Intelligent Fingerprint Acquisition", Journal of Real-Time Image Processing, vol. 9, no. 1, pp. 95-109, 2014

#### Key Research Projects & Contracts

INTERVALO: Integración y validación en laboratorio de contramedidas frente a ataques laterales en criptocircuitos microelectrónicos (TEC2016-80549-R) PI: Antonio J. Acosta Jiménez / Carlos J. Jiménez Fernández

#### 44 | RESEARCH AREAS & LINES



Caption: Prototype of e-padlock which allows dual-factor authentication (what you have and who you are) in the access to a content management system.

Caption: Experimental setup to measure hardware security: 1.-Power supply, 2.- Logic analyzer, 3.-Osciloscope, 4.- Temperature control system, 5.- Device under test, 6.- Software to automate measurements.

Funding Body: Min. de Economía y Competitividad Dec 2016 - Dec 2019

# SENIAC: Security in interconnected devices by injection of authentication and ciphering algorithms (RTC-2014-2932-8)

Pl: Iluminada Baturone Castillo Funding Body: Min. de Economía y Competitividad Oct 2014 - Mar 2017

CESAR: Secure microelectronic circuits against side-channel attacks (TEC2013-45523-R)

PI: Antonio J. Acosta Jiménez / Carlos J. Jiménez Fernández Funding Body: Min. de Economía y Competitividad Jan 2014 - Dec 2016

# CB-DOC: Content management system with secure authentication by cripto-biometric techniques based on hardware (IPT-2012-0695-390000)

PI: Iluminada Baturone Castillo Funding Body: Min. de Economía y Competitividad · Proyecto INNPACTO Jul 2012 - Mar 2015

# CRIPTO-BIO: Microelectronic design for crypto-biometric authentication (P08-TIC-03674)

PI: Iluminada Baturone Castillo Funding Body: Junta de Andalucía - Proyectos de Excelencia Jan 2009 - Dec 2013

# Security and Reliability in **CMOS and Emerging Technologies**

#### Contact

# Francisco V. Fernández Fernández

pacov@imse-cnm.csic.es

The development of IoT in the near future faces numerous technological challenges that need to be addressed, such as power/energy efficiency, reliability, security, and cost. Advanced CMOS technologies are potential candidates for solutions in the short term to those challenges, whereas beyond-CMOS devices are the answer for solutions in the long term. All these technologies are plaqued with both time-zero and time-dependent variability effects. From a reliability point of view, design strategies and methodologies are required to deal with the mitigation or tolerance to variability effects. But from an exploitation perspective, variability can be regarded as an advantage rather than as a problem, e.g. in the hardware security field.

This research line focusses in the development of new and robust Physical Unclonable Functions and lightweight cryptographic solutions combining the experience of researchers in reliability characterization and reliability-aware design in CMOS technology and low-power circuit design in beyond-CMOS technologies. More specifically, the work includes activities in the following design areas:

- Design of Physical Unclonable Functions: Exploitation of time-zero and time-dependent variability effects in microelectronic devices for security applications. - Reliability

· Characterization and modeling of time-zero and time-dependent variability effects in micro/nano-electronic devices.

· Robustness of lightweight cryptographic solutions.

- Low-power circuit design in beyond-CMOS technologies.

## Kevwords

Hardware Security; PUF; Lightweight Cryptography; Reliability; Variability Effects; Beyond-CMOS Devices

## **Research Highlights**

• P. Saraza-Canflanca, H. Carrasco-Lopez, A. Santana-Andreo, P. Brox, R. Castro-Lopez, E. Roca and F.V. Fernandez, "Improving the reliability of SRAM-based PUFs under varying operation conditions and aging degradation", Microelectronics Reliability, vol. 118, article 114049, 2021.

◆ P. Saraza-Canflanca, J. Martin-Martinez, R. Castro-Lopez, E. Roca, R. Rodriguez, F.V. Fernández and M. Nafria, "Statistical characterization of time-dependent variability defects using the maximum current fluctuation", IEEE Transactions on Electron Devices, vol. 68, no. 8, pp 4039-4044, 2021

• J. Díaz-Fortuny, P. Saraza-Canflanca, R. Castro-Lopez, E. Roca, J. Martin-Martinez, R. Rodriguez, F.V. Fernández and M. Nafria, "Flexible Setup for the Measurement of CMOS Time-Dependent Variability with Array-Based Integrated Circuits", IEEE Transactions on Instrumentation and Measurement, vol. 69, no. 2, pp 853-864, 2020

• I.M. Delgado-Lozano, E.Tena-Sánchez, J. Núñez and A. Acosta, "Design and analysis of secure emerging crypto-hardware using HyperFET devices", IEEE Transactions on Emerging Topics in Computing, vol. 9, no. 2, pp 787-796, 2020

• J. Diaz-Fortuny, J. Martin-Martinez, R. Rodriguez, R. Castro-Lopez, E. Roca, X. Aragonés, E. Barajas, D. Mateo, F.V. Fernandez and M. Nafria, "A Versatile CMOS Transistor Array IC for the Statistical Characterization of Time-Zero Variability, RTN, BTI and HCI", IEEE Journal of Solid-State Circuits, vol. 54, no. 2, pp 476-488, 2019

# **Key Research Projects & Contracts**

VIGILANT: The Variability Challenge in Nano-CMOS - SUB-PROJECT MITIGATION (PID2019-103869RB-C31)

PI: Francisco V. Fernández Fernández / Rafael Castro López Funding Body: Min. de Ciencia, Innovación y Universidades Jun 2020 - May 2023

# TOGETHER: Towards Trusted Low-Power Things: Devices, Circuits and Architectures (TEC2016-75151-C3-3-R)

PI: Francisco V. Fernández Fernández / Rafael Castro l ópez

Funding Body: Min. de Economía, Industria y Competitividad Jan 2017 - Jun 2021



Caption: ENDURANCE: Chip design for the statistical characterization of time-dependent variability at device level. It includes four large arrays of CMOS transistors.

Caption: KIPT: Chip design for the statistical characterization of time-dependent variability at circuit level. It includes four large arrays of cells or circuit blocks: one array of SRAM and Sense Amplifier, one array of Analog Circuits and two of Ring Oscillators.



1111111111111

# FOUNDED PROJECTS





# SPINAGE.

Weighted Spintronic-Nano-Oscillator-based Neuromorphic Computing System Assisted by laser for Cognitive Computing

## PI: Teresa Serrano Gotarredona

Projects Details: Type: Research Project Funding Body: European Union Reference: H2020-FETOPEN-2020-01-899559 Start date: 01/09/2020 End date: 31/08/2024 Funding: 437.577,00 €

The brain is a highly complex, high performance and low energy computing system due to its massive parallelism and intertwined network, which outperforms the current computers by orders of magnitudes, especia-Ily for cognitive computing applications. A large effort has been made into understanding the computing and mimicking the brain into an artificial implementation, so-called neuromorphic computing that has received much attention thanks to the advances in novel nanoscale technologies. The current implementation of the neuromorphic computing systems (NCS) using Complementary Metal-Oxide-Semiconductor (CMOS) technologies has 5-6 orders of magnitude lower performance (operation/sec/Watt/cm3) compared to the brain. Spintronic devices, using the spin of the electron instead of its charge, have been considered one of the most promising approaches for implementing not only memories but also NCSs leading to a high density, high speed, and energyefficiency. The main goal of SpinAge is to realize a novel NCS enabling large-scale development of braininspired devices outclassing the performance of current computing machines. This will be achieved by the novel structures using spintronics and memristors, on-chip laser technology, nano electronics and finally advanced integration of all these technologies. We expect this unprecedented combination of emerging technologies will lead to at least 4-5 orders of magnitude better performance than the state-of-theart CMOS-based NCSs. The approach taken in SpinAge is to implement synaptic neurons using novel nanoscale weighted spin-based nanooscillators, assisted by a low-energy laser pulse irradiation from an integrated plasmonic laser chip, integrated all with the CMOS interfacing electronics for a proof-of-concept of a 16x16 NCS for cognitive computing applications. Our breakthrough platform technology will demonstrate EU leadership of advanced neuromorphic computing.

# **MEM-SCALES**

Memory technologies with multi-scale time constants for neuromorphic architectures.

# PI: Bernabé Linares Barranco

Projects Details: Type: Research project Funding Body: European Union Reference: H2020-ICT-2019-2-871371 Start date: 01/01/2020 End date: 31/12/2022 Funding: 569.926,00 €

The project MeM-Scales aims at lifting neuromorphic computing in analog spiking microprocessors to an entirely new level of performance. Work in this project is based on a dedicated commitment that novel hardware and novel computational concepts must be co-evolved in a close interaction between nano-electronic device engineering, circuit and microprocessor design, fabrication technology and computing science (machine learning and nonlinear modeling). A key to reflecting 'hardware physics' in 'computational function' and vice versa is the fundamental role played by multiple timescales. Here MeM-Scales introduces a number of innovations. On the side of physical substrates, novel memory and device technologies, supporting on-chip learning over multiple timescales for both synapses and neurons, will be fabricated. To enable timescales spanning up to 9(!) orders of magnitude both volatile memory and non-volatile memory as well as Thin Film Transistor technology will be exploited. On the side of computational theory, autonomous learning algorithms and architectures supporting computation over these wide range of timescales will be developed. These computational methods are specifically tailored to cope with the low numerical precision, parameter drift, stochasticity, and device mismatch which are inherent in analog nano-scale devices. These cross-disciplinary efforts will lead to the fabrication of an innovative hardware/ software platform as a basis for future products which combine extreme power efficiency with robust cognitive computing capabilities. This new kind of computing technology will open new perspectives, for instance, for high-dimensional distributed environmental monitoring, implantable medical diagnostic microchips, wearable electronics or human-computer interfacing.

# NEURONN

Two-Dimensional Oscillatory Neural Networks for Energy Efficent Neuromorphic computing.

# PI: Bernabé Linares Barranco

Projects Details: Type: Research project Funding Body: European Union Reference: H2020-ICT-2019-2-871501 Start date: 01/01/2020 End date: 31/12/2022 Funding: 589.440,00 €

Neuro-inspired computing architectures are one of the leading candidates to solve complex and largescale associative learning problems for Al applications. The two key building blocks for neuromorphic computing are the neuron and the synapse, which form the distributed computing and memory units. In the NeurONN project, we are proposing a novel neuroinspired computing architecture where information is encoded in the 'phase' of coupled oscillating neurons or oscillatory neural networks (ONN). Specifically, VO2 metal-insulator transition (MIT) devices and 2D memristors will be developed as neurons and synapses for hardware implementations. We predict VO2 MIT devices are up to 250X more energy efficient than state of the art digital CMOS based oscillators, where 2D memristors are up to 330X more energy efficient than state of the art TiO2 memristors. Moreover, the predicted energy efficiency gain of ONN architecture vs state of the art spiking neural network (SNN) architecture is up to 40X. Thus, NeurONN will showcase a novel and alternative energy efficient neuromorphic computing paradigm based on energy efficient devices and architectures. Such ONN will demonstrate synchronization and coupling dynamics for establishing collective learning behavior, in addition to desirable characteristics such as scaling, ultralow power computation, and high computing performance. NeurONN aims to develop the first-ever ONN hardware platform (targeting two demonstrators) and complete with an ONN design methodology toolbox covering aspects from ONN architecture design to algorithms in order to facilitate adoption, testing and experimentation of ONN demonstrator chips by all potential users to unleash the potential of ONN technology

# HERMES.

Hybrid Enhanced Regenerative Medicine Systems.

#### PI: Teresa Serrano Gotarredona

Projects Details: Type: Research project Funding Body: European Union Reference: H2020-FET-PROACT-2018-01-824164 Start date: 2019/ End date: 2023 Funding: 438.511,25 €

Brain disorders are the most invalidating condition, exceeding HIV, cancer and heart ischemia, with significant impact on society and public health. Regenerative medicine is a promising branch of health science that aims at restoring brain function by rebuilding brain tissue. However, repairing the brain is one of the hardest challenges and we are still unable to effectively rebuild brain matter. Epilepsy is particularly challenging due to its dynamic nature caused by the relentless brain damage and aberrant rearrangements of brain rewiring. To overcome the biological uncertainty of canonical regenerative approaches, we propose an innovative solution based on intelligent biohybrids, made by the symbiotic integration of bioengineered brain tissue, neuromorphic microelectronics and artificial intelligence, to effectively drive self-repair of dysfunctional brain circuits and we validate it against animal models of epilepsy. HERMES fosters the emergence of a novel biomedical paradigm, rooted in the use of biohybrid neuronics (neural electronics), which we name enhanced regenerative medicine. To this end, HERMES will promote interdisciplinary cross-fertilization within and outside the consortium; it will extend the concepts of enhanced brain regeneration to philosophy, ethics, policy and society to foster the emergence of a new innovation eco-system. Intelligent biohybrids will represent a major breakthrough to advance brain repair research beyond regenerative medicine and neurotechnology alone; it will bring new knowledge in neurobiology, cognitive neuroscience and philosophy, and new neuromorphic technology and Al algorithms. HERMES will bring a giant conceptual leap that will shift the concept of biomedical interventions from treating to healing. In turn, it will potentially generate major returns on health care and society at large by bringing previously unimaginable possibilities to defeat disorders that represent today a global major burden of disease.

# SPIRS\_

Secure Platform for ICT Systems Rooted at the Silicon Manufacturing Process.

### PI: Piedad Brox Jiménez

Projects Details: Type: Research project Funding Body: European Union Reference: 952622 Start date: 01/10/2021 End date: 30/09/2024 Funding: 610.028,25 €

Our society is continuously demanding more and more intelligent devices, along with network infrastructures and distributed services that make our daily lives more comfortably. However, the frantic adoption of Internet of Things (IoT) technologies has led to widespread implementations without a deep analysis about security matters.

This project encompasses the complete design of a platform, so-called SPIRS platform, which integrates a hardware dedicated Root of Trust (RoT) and a processor core with the capability of offering a full suite of security services. Furthermore, the SPIRS platform will be able to leverage this capability to support privacy-respectful attestation mechanisms and enable trusted communication channels across 5G infrastructures.

RoT is implemented in hardware with a dedicated circuitry to extract a unique digital identifier for the SPIRS platform during its entire lifetime. To build a complete solution, the project also features a Trusted Execution Environment (TEE), secure boot, and runtime integrity. Furthermore, resilience and privacy protection are major concerns in this project, and it endeavors to the design of a decentralized trust management framework targeted to minimize the impact of Single Point of Failure (SPOF) risks and achieve adequate security and privacy tradeoffs. To facilitate the tasks of validation and testing, SPIRS platform is conceived as an open platform that can easily integrate other building blocks and facilities upgrades.

The project goes beyond the construction of the SPIRS platform and it provides solutions to integrate it in the deployment of cryptographic protocols and network infrastructures in a trustworthy way, leveraging the RoT provided by the platform.

To validate SPIRS results, the project considers two different scenarios: Industry 4.0 and 5G Technologies.

# **CROSSBRAIN**.

Distributed and federated cross-modality actuation through advanced nanomaterials and neuromorphic learning.

#### PI: Bernabé Linares Barranco

Projects Details: Type: Research project Funding Body: European Union Reference: 101070908 Start date: 01/11/2022 End date: 31/12/2026 Funding: 402.905,00 €

A vast number of pathological brain conditions directly involve aberrant electrical activity of the brain. CROSS-BRAIN centres its technological revolution on the convergence of novel nanoactuation modalities, bleeding-edge nano-electronics, and miniaturized wireless energy harvesting and communication. Combining extreme edge computing with advanced nanomaterials featuring tailored physical properties, biocompatible coatings, and material modifications to prevent glial scarring, CROSSBRAIN will enable individualized, adaptive and highly spatiotemporally localized actuation of brain tissue. It will leverage sensing electric local field potentials, multiunit neuronal activity, and cross-modal nanomaterial-based modulation (electrical, mechanical, thermal, ionic concentration, optogenetics) of neuronal excitability with on-board intelligence. The CROSSBRAIN platform comprises a swarm of wireless, implantable, MRI-compatible microbots for in vivo electrophysiology and cross-modal neuromodulation at the cell- and microcircuit levels, in freely moving rodents. CROSSBRAIN delivers a multiplicity of stimulation modalities, involving electro-mechano-magneto-thermo-optical principles for modulation of nerve cell excitability. The microbots will feature both sensing and actuation electrodes, engineered with nanomaterials and viral vectors coatings. They will be implanted endovascularly, deliver genetic material upon command, and operate in federation under the networked control and wireless power supply by a tiny central unit, which can be worn like an internet of things device. CROSS-BRAIN will deliver autonomous or manual, closed-loop sensing, prediction, and actuation through combining multiple neuromodulation mechanisms, which will act in a synergistic and dynamic manner to optimally shape stimulation according to individual neuronal firing patterns or clinician's needs. As case studies, we will explore CROSSBRAIN action in animal models of Parkinson's Disease and Epilepsy.

# GOIT.

#### PI: Piedad Brox Jiménez

Projects Details: Type: Research project Funding Body: European Union Reference: 101070660 Start date: 01/09/2022 End date: 31/08/2025 Funding: 167.236,60 €

Europe's IT hardware development is constantly challenged by outrageously expensive development tools, legal constraints like NDAs or patents, lock-in threats, dependency from external vendors or supply chains and foreign political events. Europe's digital infrastructure (from consumer to critical appliances) is heavily relving on foreign closed-source chips which are literally black-boxes which may (and have been proven to) contain malicious features. This situation makes the hardware development expensive and inefficient, and undermines the very principle of sovereignty, resilience and re-usability. Open-source silicon chips, which are open in their entirety, i.e. down to the physical layout, carry the potential of catapulting Europe into a renaissance of digital technology. Several challenges are on the way, many of which will require the participation of the stakeholders (from the fertile ground made of "nerdy" hobbyists and makers who are the early protagonists of the scene, all the way up to large enterprises), as well as the participation of policymakers and regulatory bodies. The road ahead is steep, but rich of rewards. Therefore, we loudly say: Go IT!

# NIMBLE AI\_

Ultra-energy efficient and secure neuromorphic sensing and processing at the endpoint.

# PI: Bernabé Linares Barranco

Projects Details: Type: Research project Funding Body: European Union Reference: 101070679 Start date: 01/10/2022 End date: 30/09/2025 Funding: 740.740,00 €

Today only very light AI processing tasks are executed in ubiquitous IoT endpoint devices, where sensor data are generated and access to energy is usually constrained. However, this approach is not scalable and results in high penalties in terms of security, privacy, cost, energy consumption, and latency as data need to travel from endpoint devices to remote processing systems such as data centres. Inefficiencies are especially evident in energy consumption. To keep up pace with the exponentially growing amount of data (e.g., video) and allow more advanced, accurate, safe and timely interactions with the surrounding environment, next-generation endpoint devices will need to run Al algorithms (e.g., computer vision) and other compute intense tasks with very low latency (i.e., units of ms or less) and energy envelops (i.e., tens of mW or less). NimbleAl will harness the latest advances in microelectronics and integrated circuit technology to create an integral neuromorphic sensing-processing solution to efficiently run accurate and diverse computer vision algorithms in resource- and area-constrained chips destined to endpoint devices. Biology will be a major source of inspiration in NimbleAl, especially with a focus to reproduce adaptivity and experience-induced plasticity that allow biological structures to continuously become more efficient in processing dynamic visual stimuli. NimbleAl is expected to allow significant improvements compared to state-of-the-art (e.g., commercially available neuromorphic chips), and at least 100x improvement in energy efficiency and 50x shorter latency compared to state-of-the-practice (e.g., CPU/GPU/NPU/TPUs processing frame-based video). NimbleAl will also take a holistic approach for ensuring safety and security at different architecture levels, including silicon level.

# NATIONAL PROJECTS

# CORDION.

Digitizers based on Cognitive Radio for IoT nodes.

## PI: José M. de la Rosa Utrera

Projects Details: Type: Research project Funding Body: Ministerio de Ciencia e Innovación Reference: PID2019-103876RB-I00 Start date: 01/06/2020 End date: 31/07/2024 Funding: 55.902,00 €

IoT (Internet of Things) implies the interconnec- tion of billions of cyberphysical entities, capable of communicating with each other, without the need lor human intervention, also relerred to machine- to-machine communication. However, the practi- cal implementation of IoT requires also the deve- lopment of electronic devices that are secure and efficient in terms of cost and energy consumption. They also need to be equipped with a certain level of intelligence giving rise lo the so-called smart de- vices/objects and autonomy, so that they can make decisions in real time, and locally, i.e. withoul being connected to remate servers.

The so-called Cognitive Radio (CR) technology allows communication systems to make a more efficient use of the electromagnetic spectrum, by dynamically modifying its transmission and re- ception parameters according to the information sansed from the environment a technique also re- ferred to as spectrum sensing. One of the direct consequences of the physical implementations of CR-based terminals is that the digitizers, i.e. the circuits responsible for transforming the signal from the analog to the digital domain, should be placed as clase as possible to the antenna, so that most of the hardware is digital and hence, it is easier to program via software.

Another key technology enabler for the develop-ment of CR-based IoT nodes is the need to embed a certain degree of Artificial Intelligence (AI), so that they can set their specifications in an optimum and autonomous way, according to the environment conditions (communication coverage, spectrum oc- cupancy, intereferences), battery status and energy consumption.

In this scenario, this project aims to address some of the design challenges for the increased in-coming digital-driven world directly linked to the Economía, Sociedad y Cultura Digitales, which is one of the priority challenges of the Plan Estatal 2017- 2020. To this end, Al-managed digitizers for CR-based IoT nodes will be developed in this project.

# **MIRABRAS**.

Millimeter-sized Implant with embedded Responsive Artificial intelligence for Brain disorder Assistance.

#### PI: Manuel Delgado Restituto

Projects Details: Type: Research project Funding Body: Ministerio de Ciencia e Innovación Reference: PID2019-110410RB-I00 Start date: 01/06/2020 End date: 31/05/2023 Funding: 137.819,00 €

This Project aims to provide enabling microelectronic technologies for the integration and miniaturization of a smart implantable neural stimulation system, which serves as experimental vehicle for the development of new procedures in neurophysiology and, ultimately, for the implementation of new neural prosthesis, more focus and safe than those currently available, for the understanding and treatment of different pathologies of the nervous system, with emphasis in brain disorders, such as including Alzheimers disease, epilepsy or Parkinsons disease.

In particular, this Project will explore emerging approaches for treating neural disorders in which regenerative medicine techniques (interneuron transplants expressing regenerative promoters) are combined with optogenetics stimulation. In this application, small implantable neural interface devices in millimeter-scale are needed to deliver light stimuli and interact with the transplant for attenuating disease pathologies. Compared to electrical stimulation, the optogenetic approach allows selectively exciting individual cells with very high spatial and temporal accuracy, leaving the rest of the cells intact and, thus, reducing side effects.

In another aspect, the Project will advance towards the practical implementation of a reliable and efficient closed-loop mechanism which, based on the electrical activity recorded from the genetically encoded cells, is able to provide an efficient and nonharmful actuation by optical means. This real-time feedback procedure will support the adaptability of the system to the plasticity of the neural tissue and, thereby, it will open up doors for the implementation of robust, long lifetime neural prosthesis whose operation self-adjusts to the patient's progress. In order to improve the selectivity and detection accuracy of the closed-loop system, Artificial Intelligence (AI) paradigms will be explored seeking an optimum equilibrium between efficiency and hardware cost. Also, to favor miniaturization, the Project will investigate the integration of fully wireless solutions in the implant both for data and power transfer. Through analysis, simulation, and measurements on prototypes, different coil structures will be explored for powering mm-sized neural interfaces, paying attention to keep the Specific Absorption Rate(SAR) of electromagnetic (EM) field in the tissue under safe limits.

# VOLUM\_

Prognostic value of real-time body volumes monitoring by continuous bioimpedance measurement in patients with acute heart failure (HEART-FAIL VOLUM).

# PI: Alberto Yúfera García

#### **Projects Details:**

Type: Research project Funding Body: Ministerio de Ciencia e Innovación Reference: DTS19/00134 Start date: 01/01/2020 End date: 31/12/2022 Funding: 50.400,00 €

Heart failure (HF) is the currently leading cause of hospitalization in people over 65 years in Europe. The standard evaluation of this disease does not reliably predict HF outcome. Volume overload due to neuro-hormonal activation is the primary factor leading to HF hospitalisation, and volume measurements by bioimpedance (BI) have preliminary shown to be useful for diagnosis and prognosis. However, the measures are performed punctually, or in a short period, but the dynamics of fluid overload in patients with acute HF during hospitalisation and after discharge have not been previously described. The aim of this study is evaluate the prognostic value of monitoring changes in body volumes by continuous BI measurement with a novel wearable device to predict early clinical outcome in patients with acute HF.

# VIGILANT \_\_\_\_\_

The Variability Challenge in Nano-CMOS: From Device Modeling to IC Design for Mitigation and Exploitation.

PI: Francisco V. Fernández Fernández, Rafael Castro López

Projects Details: Type: Research project Funding Body: Ministerio de Ciencia e Innovación Reference: PID2019-103869RB-C31 Start date: 01/06/2020 End date: 31/05/2023 Funding: 117.491,00 €

Electronic devices flood many aspects of our lives. The wondrous evolution of nano-CMOS technologies with the emergence of new materials and devices is behind it. The demand for integrated circuits (ICs) is not without challenges though: our modern digital economy and society requires them to be more functional, more reliable, safer and more secure, and fields like IoT, Cybersecurity and Highperformance computing are now priorities in many research agendas.

However, one critical obstacle in this evolution is variability, culprit for the device parametric fluctuations deriving in a reliability loss of the IC. Rising right after fabrication (TZV, Time-Zero Variability) or during the IC lifetime (TDV, Time-Dependent Variability), it ends up critically compromising its functionality or even cutting short its lifetime. If variability is undealt with, ICs will no longer be able to fulfil the capabilities of safety, security, and reliability.

VIGILANT faces up this challenge from two perspectives. It will first develop solutions and new design paradigms to lessen or tolerate variability; the goal is clear: mitigate its negative impact. Second, realizing variability has also a beneficial side, TZV and TDV will be exploited for hardware-based security. While this duality mitigation/exploitation is one key goal, there is another cross-cutting goal: the evaluation of several technologies and their potential for the duality, from the established bulk CMOS, through the versatile FD-SOI, to beyond-CMOS alternatives like memristors. To undertake the goals, VIGILANT needs the complementary expertise of teams (IMSE, UAB and UPC) with a successful track record in the collaborative investigation of variability.

# NANO-MIND \_

Neuromorphic Perception and NANO-Memristive CognitioN for High-SpeeD Robotic Actuation.

## PI: Teresa Serrano Gotarredonao

Projects Details: Type: Research project Funding Body: Ministerio de Ciencia e Innovación Reference: PID 2019-105556GB Start date: 01/06/2020 End date: 31/05/2024 Funding: 208.770,00 €

In the last years, due to the availability of large amounts of annotated data and the increase of the computation capability of highperformance computing platforms, we have witnessed a resurgence of artificial intelligence (AI) and neuro-inspired computation. Al systems outperforming human beings in image classification tasks have been demonstrated. However, those systems still lag well behind human beings if we compare them in terms of speed and energy efficiency. The intensive computation requirements of Al recognition systems cause that the developed Al systems for our portable devices perform computations on the cloud. It has been foreseen that by the year 2025, one-fifth of the world's electricity will be consumed by the internet.

The development of efficient information coding schemes and low power AI hardware platforms is a must if we want to witness the spreadof AI systems while keeping an affordable energy budget. Current state-of-theart AI systems are based on an information coding and processing paradigm which is quite different from the way biological brains code and process the information. If we consider vision as an example, state-of-the-art AI computational vision systems code and process the information as sequences of static frames.

However, biological neurons produce and communicate sequences of spikes. In this context, the so-called third generation of neural networks or spiking neural networks has emerged to emulate the efficiency in information coding and computation of human brains. However, spiking neural networks computational systems lack the maturity of frame-based conventional computing systems in terms of theoretical development, learning and controlling algorithms and availability of event-based sensors, event-based hardware computing platforms, and event-based robotic actuators.

The NANO-MIND project aims to advance in the theoretical and hardware development of neuromorphic spiking neural systems from the sensors level, to the processing level up to the control and actuation level.

# MEDACAL-SPHERE \_

MEDA Wind Sensor Calibration and Spherical.

#### PI: Servando Espejo Meana

Projects Details: Type: Research project Funding Body: Ministerio de Ciencia e Innovación Reference: RTI2018-098728-B-C32 Start date: 01/01/2019 End date: 31/12/2022 Funding: 176.055,00 €

Sub-project MEDACAL-SPHERE has two specific objectives within the coordinated project. Both objectives are connected among them. The first one is to contribute and support the measurements, calibration, and the interpretation of the data obtained from the MEDA wind sensor, which uses a mixed-signal ASIC designed using radiation hardening by design techniques and which performs the conditioning, acquisition and conversion of the sensor signals. This ASIC was developed by the research team in the framework of previous research projects (the MEDA wind-sensor ASIC). The second objective is the design, fabrication and validation of a new mixed-signal ASIC for a new generation of the wind sensor, the so called spherical wind sensor, developed like the previous one by the Polytechnic University of Catalonia. This new version of wind sensor, more accurate than the previous one, will be used as a reference element for the fine calibration of the MEDA wind sensor, which will be sent to Mars, therefore connecting with the first objective. As a result, this new ASIC, which constitutes the second objective, will have the double function of completing the development of the new generation of spherical wind sensors, and serve as a reference for the detailed calibration of the sensors sent to Mars in the framework of NASAs Mars2020.

# ASICs-AVATART \_\_\_\_\_

High-Speed and High-Voltage ASICs for Extreme Radiation and Temperature Enviroments.

## Pl: Diego Vázquez García de la Vega

Projects Details: Type: Research project Funding Body: Ministerio de Ciencia e Innovación Reference: RTI2018-099825-B-C32 Start date: 01/01/2019 End date: 30/09/2022 Funding: 146.652,00 €

This project (ASICs-AVATART) supposes a necessary and important technological activity of development of mixed signal ASICs for space applications. This activity was started in 2008 within the framework of the Met-Net mission and resulted in the creation of a group at the Microelectronics Institute of Seville/University of Seville, which has since them specialized in this type of designs. Thanks to this effort, it has been possible to respond, for example, to the need arising within the framework of the aforementioned MEDA station (to condition the signal of its wind sensors) and the possibility of making recurrent systems more and more compact (less weight, volume, consumption, etc.) as the ASIC-SIS20 for solar irradiance sensors (InMars). It should be noted that IMSE/US has its own RHBD library in AMS 0.35µm technology, with designs that have been shown to operate at temperatures of -126°C, and that also has experience in designs for space with other technologies and libraries (IMECDARE in UMC 180 nm, SOI-XFAB).

It should be noted that the development of mixedsignal ASICs for space use is identified in H2020 as a strategic line for Europe and nondependence.

This project aims to advance in the line of Integrated Circuits for radiation environments and with the particularity of very low temperatures. Specifically, the project focuses on High Voltage and High Speed cases. Although there are works in this regard, the particularity of the present project is that it is intended that the circuits work at very low temperatures without having to be heated to accommodate the operating situation to the typical industrial temperature ranges for which they are usually characterized. On the other hand, the high speed and / or high voltage features usually require different technologies, which is why this project seeks to integrate them into the same package by exploring the multidie techniques. Of course, these techniques must also be adapted to operate at very low temperatures without the need for heating. In the end, this project aims to provide increasingly compact solutions that are equipped with added values such as reliability and re-usability.

# StatSeT \_\_\_\_\_

Statistical approach to defect simulation in complex Analog and Mixed-Signal circuits: application to radiation-induced Single-Event Transients.

# PI: Gildas Léger

#### **Projects Details:**

Type: Research project Funding Body: Ministerio de Ciencia e Innovación Reference: RTI2018-098513-B-I00 Start date: 01/01/2019 End date: 30/09/2022 Funding: 75.141,00 €

In salety-critical applications, detecting fabrication delects is of utmost importance, even if they do not impact significantly the performance. Defect-oriented test approaches are thus necessary, but their validation is cumbersome. Indeed, defect simulation is unavoidable but computationally demanding. For complex Analog and Mixed-Signal (AMS) circuits and systems, the number of defect candidates may be very large. If the evaluation of each defect candidate requires a complex transient simulation, exhaustive simulation is simply intractable. Sound statistical approaches to estimate defect coverage have been proposed, but one of the main shortcomings of these approaches is that of experimental validation. On one hand, it is almost impossible to get access to delect statistics of commercial parts since this data is a very sensitive in terms of company image. On the other hand, it is al so impossible to manulacture (and test) a sulficient amount of circuits to get reliable statistics in an academic environmenl. Europractice integration services usually give access to around 50 parts, very far of the production level necessary to estimate a defectivity rate in the arder of tens .mag 10

In order to tackle this validation issue, this project propases to adapt the framework of statistical assessment of defect coverage to the study of radiation-induced Single-Event Transient (SET) sensitivity in complex Analog and Mixed-Signal circuits.

# ENVISAGE

Enabling Vision Technologies for Integrated Intelligent Transportation.

### PI: Ricardo Carmona Galán

## **Projects Details:** Type: Research project Funding Body: Ministerio de Ciencia e Innovación Reference: RTI2018-097088-B-C31 Start date: 01/01/2019 End date: 30/06/2022 Funding: **144.958,00 €**

The objective of this project is the development of embedded vision systems for intelligent transport. The aim is to capture the specificities of this field of application and incorporate them into a holistic design flow. In this way, we will develop embedded vision systems adapted for autonomous platforms and vehicles and to be incorporated to the traffic control and monitoring infrastructure. The main challenge will be the implementation of an important amount of computing power under a restricted power budget. The conventional approach, in which the different components are developed separately from specifications derived from a high-level description, can be inefficient, leading to sub-optimal performance. Our approach consists of multi-parametric and multi-level optimization. We will develop a system description tool that will allow us to navigate the hierarchy of the vision system and propagate specifications and restrictions from the device- to the application-level and vice versa.

# APPROVIS3D

Analog PROcessing of bioinspired VIsion Sensors for **3D** reconstruction

# PI: Teresa Serrano Gotarredona

**Projects Details:** Type: Research project Funding Body: Ministerio de Ciencia e Innovación Reference: CHIST-ERA 2018-ACAI, Ref: PCI2019-111826-2 Start date: 01/04/2020 End date: 31/12/2023 Funding: **149.772,00 €** 

APROVIS3D project targets analog computing for artificial intelligence in the form of Spiking Neural Networks (SNNs) on a mixed analog and digital architecture. The project includes including field programmable analog array (FPAA) and SpiNNaker applied to a stereopsis system dedicated to coastal surveillance using an aerial robot. Computer vision systems widely rely on artificial intelligence and especially neural network based machitraining stage for deep convolutional neural networks is both time and energy consuming. In contrast, the human brain has the ability to perform visual tasks with unrivalled computational and energy efficiency. It is believed that one major factor of this efficiency is the fact that information is vastly represented by short pulses (spikes) at analog -not discrete-times. However, computer vision algorithms using such representation still lack in practice, and its high potential is largely underexploited. Inspired from biology, the project addresses the scientific question of developing a lowpower, end-to-end analog sensing and processing architecture of 3D visual scenes, running on analog devices, without a central clock and aims to validate them in real-life situations. More specifically, the project will develop new paradigms for biologically inspired vision, from sensing to processing, in order to help machines such as Unmanned Autonomous Vehicles (UAV), autonomous vehicles, or robots gain high-level understanding from visual scenes. The ambitious long-term vision of the project is to develop the next generation Al paradigm that will eventually compete with deep learning. We believe that neuromorphic computing, mainly studied in EU countries, will be a key technology in the next decade. It is therefore both a scientific and strategic challenge for the EU to foster this technological breakthrough. The consortium from four EU countries offers a unique combination of expertise that the project requires. SNNs specialists from various fields, such as visual sensors (IMSE, Spain), neural network architecture and computer vision (Uni. of Lille, France) and computational neuroscience (INT, France) will team up with robotics and automatic control specialists (NTUA, Greece), and low power integrated systems designers (ETHZ, Switzerland) to help geoinformatics researchers (UNIWA, Greece) build a demonstrator UAV for coastal surveillance (TRL5). Adding up to the shared interest regarding analog based computing and computer vision, all team members have a lot to offer given their different and complementary points of view and expertise. Key challenges of this project will be end-to-end analog system design (from sensing to Albased control of the UAV and 3D coastal volumetric reconstruction), energy efficiency, and practical usability in real conditions. We aim to show that such a bioinspired analog design will bring large benefits in terms of power efficiency, adaptability and efficiency needed to make coastal surveillance with UAVs practical and more efficient than digital approaches.

ne learning, which recently gained huge visibility. The

# ARES\_

Design, implementation and validation of attack-resistant hardware roots of trust for secure embedded svstems.

PI: Carlos Jesús Jiménez

# **Projects Details:** Type: Research project Funding Body: Ministerio de Ciencia e Innovación Ref: PID2020-116664RBI00 Start date: 01/09/2021 End date: 31/08/2025 Funding: **146.410,00 €**

The inclusion of secure elements in embedded devices is improving in current available commercial solutions. Some manufacturers offer solutions to protect their products against cybersecurity threats. However, the restricted hardware resources of certain devices (e.g. in the Internet-of-Things context) make unfeasible the adoption of some of these complex protection schemes such as Trusted Platform Modules. The design of a Root-of-Trust (RoT) using low-cost hardware modules is presented in this project as alternative. The RoT is conceived as cornerstone, thus deriving trust for the rest of components that compose the embedded system. The RoT will be designed to be a modular, configurable and adaptable structure, thus leveraging the resources to offer dedicated solutions for each particular application case.

The tendency of open source initiatives for embedded systems has been consolidated with the advent and rapid growth of the RISC-V Instruction Set Architecture (ISA) together with its comprehensive hardware and software ecosystems. However, the open nature of RISC-V ISA is a double edged-sword for security purposes. The flexibility of the instruction set allows the possibility of developing various cryptography-specific extensions or variants of the ISA with the aim of increasing the level of security.

But at the same time, the full-access to many open-hardware' implementations of the RISC-V ISA could expose them to more vulnerabilities compared to the proprietary world where this information is hidden and protected by strong Intellectual Property rights. Therefore, the development of solutions to foster the security of embedded systems based on this ISA is an open challenge for research community. This project will increase the security of embedded RISC-V systems by incorporating a RoT anchored in the device's own hardware. This strategy will be also adapted to be used by cores with proprietary ISA, thus allowing to establish a performance comparison between both choices (open and non-open) for embedded systems.

The general objective of the ARES project is to provide hardware solutions to improve the security of embedded systems, designing a hardware RoT that includes cryptographic primitives for secure storage, processing and transmission of data. The building components of the RoT will be Physical Unclonable Functions (PUFs) to generate the identity of the electronic device and generate cryptographic keys as well as entropy sources, and cryptographic primitives for data encryption and decryption. All these elements will include measures to verify its correct behavior and countermeasures to prevent physical attac-

ks. Implementations will be carried out in both FPGA and ASIC technology, using ARM and RISC-V processors, suitable to be used in Internet-of-Things(IoT) technology. For the sake of validation, the project will develop a demonstrator to leverage project advances in a sector as eHealth where security is crucial.

# HARDWALLET\_

Trusted, Post-Quantum Secure Hardware for Decentralized Identity Wallets Using Distinctive Traits of People and Devices.

# PI: Iluminada Baturone / Mª del Rosario Arjona

**Projects Details:** Type: Research project Funding Body: Ministerio de Ciencia e Innovación Ref: PID2020-119397RB-I00 Start date: 01/09/2021 End date: 30/08/2024 Funding: **83.853,00 €** 

Electronic identification allows entities to prove electronically that they are who they say they are in order to access services and carry out electronic transactions. Identity verification uses identifiers, which are uniquely associated with entities, and verification mechanisms that prove the association between the entity and its identifiers. In decentralized identity systems, entities have complete control of their identifiers. Entities are the owners and issuers of their identity (there are no centralized registries, no identity providers, no certification authorities to assign identities as centralized and federated systems do).

Distributed ledger technology, including blockchains, or some other form of decentralized network, enables identity verification using cryptography. Currently, the most established method for verification employs digital signatures. The entity is the only one that has a private key associated with a public key. The most secure solution locally generates its own private and public key pair so that the private key is truly private. Therefore, the genuine entity is the only one capable of generating signatures with its private key and any other entity can verify the signatures with the public key. The decentralized network stores public identifiers and public keys, The current W3C draft on Decentralized IDentifiers (DIDs) includes verification mechanisms, such as public keys and pseudonymous biometrics, that the owner can use to prove their association with the DID. However, most applications verify an individual by applying biometrics locally. No external verifier can prove that the individual actually participates in the process. The reason is that practical and efficient implementations of pseudonym biometrics that offer irreversibility, unlinkability and revocability are still a challenge in decentralized networks.

The HardWallet Project will address the challenge of verifying pseudonymous biometrics externally, meeting demand from Europe and the United States for a decentralized and better privacy-preserving approach. As the IoT and artificial intelligence are producing more and more autonomous electronic devices that conduct electronic transactions as an individual, the HardWallet project will extend verification externally to physical devices with unique electronic characteristics using PUFs (Physical Unclonable Functions). cloneable).

Nowadays, the hardware solutions used in digital wallets to manage private keys and guarantee the integrity of the platform, the confidentiality of the data stored in a non-volatile memory and the authenticity of the executed code (in charge of locally verifying the biometric data sensitive) use classical cryptography. The Hard-Wallet Project will develop secure and reliable hardware to also generate pseudonyms from biometrics and device metrics. In addition, to guarantee long-term security, the cryptography used in the wallet will be post-quantum.

# MAS+CARA\_

Proof of concept of a decentralized facial recognition scheme, offering privacy and post-quantum security.

## PI: Iluminada Baturone

Projects Details: Type: Research project Funding Body: Ministerio de Ciencia e Innovación Ref: PDC2021-121589-100 Start date: 01/12/2021 End date: 30/11/2023 Funding: 104.650,00 €

Physical interactions are increasingly being replaced by digital ones. Electronic identification is an expanding market, since it allows proof that people are who they say they are, when accessing services and carrying out electronic transactions. Typically, a person proves: (a) to know a secret when the verifier asks him what he knows, (b) to possess something unique (what he has), and (c) to be a physical entity (who he is). In the latter case, people often provide biometric data such as their faces. Biometric data, which is stored as templates at the registration stage, is private and sensitive, as provided for in the data protection laws of many countries. Therefore, protection schemes must be used to transform them into public data called pseudonyms. The problem is that the security obtained with current biometric recognition systems is 17 to 24 bits for brute force attacks. This is much lower than the security of a cryptographic system (with at least 80 bits). Furthermore, biometric schemes with template protection have even lower security. New cryptographic techniques, such as homomorphic encryption, are recently being explored to increase the security of protected biometric recognition systems. However, the security of many of these techniques is based on problems (such as the Discrete Logarithm and the Integer Factorization) that are difficult to solve for current computers, but not for quantum computers, available in the future.

Most current identification systems employ a device-centric authentication topology, in which PIN acquisition (what you know) or biometric data (who you are), processing (feature extraction and matching), and Storage of biometric templates is done locally on the user's device (whatever it has). The most widespread devices are smartphones. The device authenticates the user. The person is who their device says they are without any external verifier being able to verify that the person is actually presenting a digital credential.

New protection schemes are being explored using a decentralized model, to ensure that digital credentials can be verified externally using public keys and pseudonymous biometrics. However, while cryptographic verification of digital signatures with public keys is well established, pseudonym biometrics implementations that offer irreversibility, unbindability, and revocability are still a challenge.

Exploiting the knowledge gained in our previous project TEC2017-83557-R, the Mas+Cara project will develop protected schemes using post-quantum cryptography and a decentralized model with privacy. The proof of concept that will be developed in Mas+Cara will be implemented through a smartphone App and will be validated in a relevant environment. The result will be a prototype that will be ready to be demonstrated in an operational environment, which will lead to obtaining a product to market.

# INFRASTRUCTURE PROJECT

Update of the analysis and signal generation equipments features for the challenges of the next technological leap in micro and nano-electronics.

## PI: Bernabé Linares Barranco

Projects Details: Type: Research project Funding Body: MICIN Reference: EQC2021-007363-P Start date: 01/06/2021 End date: 31/12/2023 Funding: 904.000€

The aim of this action is to update the equipment of the Technical Support service for the Design and Test of Integrated Circuits of the Institute of Microlectronics of Seville to face the challenges of the next technological leap in Micro and Nanoelectronics. Among the new challenges are the better use of the electromagnetic spectrum for the widespread expansión of 5G and the Internet of Thing (IoT), its combination with Artificial Intelligence (AioT), improvements in IoT security or more efficient and faster digitizers.

New equipment will allow the development of areas with great future projection, such as cybersecurity or the coexistence of quantum computing and conventional electronics, which will require ultra-high-speed devices to bond both paradigms. The new interest in space exploration will also promote Micro and Nanoelectronics in space, an area in which there is already experience in the development and testing of circuits for missions such as Curiosity and Perseverance, and which will also be enhanced by this action and encouraging participation in new missions.

From the socio-economic point of view, the new equipment will promote the creation of new patents and new technology-based companies for their exploitation, with the direct creation of very high-quality employment in a geographical area with high unemployment rates, justifying fully the investment made.

# **AEROSKIN\_**

Intelligent skin for airflow monitoring.

## PI: Servando Espejo Meana

Projects Details: Type: Research project Funding Body: Ministerio de Ciencia e Innovación Ref: CPP-2021-008740 Start date: 01/09/2022 End date: 31/08/2025 Funding: 52.366,00 €

AEROSKIN (Smart Skin for Airflow Sensing) is a project that aims to unlock the ability to monitor airflow at multiple locations in a non-intrusive way, a key technology in multiple applications such as optimising aircraft flight efficiency, improving power generation in wind turbines or monitoring the health of structures exposed to airflow.

Smart Skin is a flexible and non-intrusive structure capable of measuring locally at multiple points the characteristics of the airflow simultaneously, instead of providing the information at a macroscopic level as is currently done. This technology is critical for the development of aircraft that adapt their shape during flight, which is one of the pillars to be developed to meet the EU's ambitious targets for reducing fuel consumption and emissions in the aerospace industry.

Building on the legacy of three instruments developed by a consortium member (UPC) used in NASA Mars missions (REMS (Rover Environmental Monitoring Station) for Mars Science Laboratory mission, TWINS for InSight and MEDA (Mars Environment Dynamics Analyzer) for Mars2020), the AEROSKIN team proposes to develop a scaled prototype of a wing equipped with 'Smart Skin' to be tested in a medium-sized wind tunnel, with the aim of demonstrating its capabilities in a controlled environment, thus increasing the Technology Maturity Level (TRL) to 4 as a first step to bring this solution to the aeronautical and energy markets.

# E-CELL\_

Optimization of differentiation processes in stem and tumour cells based on electrostimulation.

# PI: Alberto Yúfera García

Projects Details: Type: Research project Funding Body: Ministerio de Ciencia e Innovación Ref: PID2021-1225290B-I00 Start date: 01/09/2022 End date: 31/08/2025 Funding: 152.944,00 €

It is proposed to carry out embedded Electronic Systems (ES) for the supervision and characterization of cells and cell cultures, which allow to act on them by means of programmable electrostimulation signals (EST). The objective is to study, know and improve the techniques of cell differentiation towards various types of lineages and tissues of interest in regenerative medicine. The design and manufacture of systems with reduced weight and size, energy autonomous and wireless are pursued, which reduce the workload, automate experiments and monitor in real time the evolution of a cell culture based on electrical Biolmpedance (BI) as a marker. It is proposed to monitor the evolution of neuroblastoma, breast cancer, lung cancer, myoblast and osteoblast cell lines, useful in regenerative therapies, tissue engineering, and cancer research, towards the conformation of the corresponding cell or tissue type, optimizing the differentiation processes through design of the adequate signals of electrical stimulation. From the results obtained in a first measurement setup, two more setups are proposed: one oriented to the clinical development of tissue engineering; and another dedicated to the study and characterization of EST processes at the cellular level, through the manufacture of microelectrode arrays (MicroElectrode Array, MEA). Taking advantage of this last setup, we propose its application in cancer studies, in two aspects: on the one hand, evaluating the effect of EST as a tumouOr inhibitory technique (in the N2A and SK-N-SH lines), and on the one hand, another, using MEAs for the determination of cell motility: position and velocity of tumour cells in cultures (A-549 and MCF7). In summary, monitoring SEs and ESTs measuring electrical BIs will be developed, in parallel to

a cell and tissue biometry procedure for the real-time identification of the biological material differentiated or not, and its dynamic characteristics: position, trajectory and speed, with application in tissue engineering and cancer. The results will be validated using biomedical experimentation standards in the proposed cell lines.

# FEMPS\_

Front-End Microelectronics for Planetary Sensors.

#### PI: Servando Espejo Meana

#### **Projects Details:**

Type: Research project Funding Body: Ministerio de Ciencia e Innovación Ref: PID2021-1267190B-C43 Start date: 01/01/2022 End date: 31/12/2024 Funding: 151.250,00 €

The FEMPS project has four specific objectives. The first one is to contribute and support the integration, calibration and qualification for space of the new spherical wind sensor developed by the Polytechnic University of Catalonia, which is an evolved version of the previous MEDA wind sensor, currently on Mars. The spherical wind sensor uses a mixed-signal ASIC designed using "radiation hardening by design techniques", which performs the conditioning, acquisition and conversion of the sensor signals. This ASIC was developed by the research team under previous projects. The second objective is the design, at the architectural level, of a new mixed-signal ASIC for a new sensor (Subsurface 3D Heat Flux), whose concept has also been developed by the Polytechnic University of Catalonia. The critical analog front-end blocks will be designed and verified, eliminating feasibility uncertainties, and leaving the ASIC in a semi-finished state, pending only the definition of digital aspects that may be specific for specific missions (interphase, configurability), and the exhaustive functional verification of the complete system before its submission to foundry. The third objective is the exploration of opportunities and circuitry requirements for a set of chemical and biological sensors, defined by the Center of Astrobiology. Finally, the fourth objective, related to the second, is the characterization for space use of the high voltage, high power devices available in the selected integrated circuit fabrication process. These devices are necessary in a multitude of sensing systems, including the one foreseen in the second objective. Having them characterized is a strategic positioning for future developments. Radiation effects (total ionizing dose and singular events) and very low temperature effects will be characterized.

# SEMIoTICS\_

Embedded intelligence in low-power vision sensors and systems for robust and autonomous long-term operation.

#### PI: Ricardo Carmona Galán / Jorge Fernández Berni

Projects Details: Type: Research project Funding Body: Ministerio de Ciencia e Innovación Ref: PID2021-1280090B-C31 Start date: 01/09/2022 End date: 31/08/2025 Funding: 212.234,00 €

The main objective of this project is to provide IoT devices with energy-efficient machine vision-based intelligence by integrating advanced sensing capabilities and algorithms adapted to these capabilities. Today, convolutional neural networks (CNNs) have become the underlying processing architecture for many vision-related tasks. Although their accuracy is much higher than that of classical vision algorithms based on manually designed feature extraction (in fact, this is the main reason for the high relevance of CNNs), the hardware and energy resources they require are massive. This is mainly due to the fact that the input data stream of such neural networks consists of a serialisation of the raw information provided by the sensor (at most, this information previously goes through a specific processor for image enhancement: edge enhancement, tone mapping, etc.). We intend to explore different alternatives to incorporate vision into embedded platforms in a much more efficient way. We will start by addressing the problem of reliable generation of scene representations in all kinds of situations.

Thus, we will study high dynamic range techniques based on the operation of natural systems (in particular the retina) to accommodate extreme lighting conditions in a signal range equivalent to 8 bits. This will involve computational relief from the very beginning of the signal chain. At the pixel level, we will look for an operation based on the interaction of two diodes that will provide each other with information about the local and global illumination in the scene at each instant. The tasks to be performed will range from physical modelling of the photodiodes, circuit design, implementation of an integrated circuit, and subsequent testing. We will also study the potential of compressive learning as an alternative mechanism to conventional frame-based sensing and subsequent inference based on CNNs. Through such learning, the compressive samples generated by a prototype chip that we will design in this subproject will be analysed and classified by an algorithm (e.g., a support vector machine) co-designed with the sensor.

As an application scenario for compressive learning we will work on face recognition, which is of special inte-

rest for IoT due to the increasing importance of privacy. We will also study how emerging sensory modalities (event-driven vision, depth sensing, multi-spectral sensing) can be coupled with CNNs to increase the performance of embedded vision systems in key metrics such as consumption and inference accuracy.Finally, combining the results obtained in the other subprojects, we will address the design of an IoT system for a specific application scenario.Specifically, we will design a smart camera trap for remote monitoring of animal species in collaboration with researchers from the Doñana Biological Station.This camera will be able to identify animal behaviour of interest to conservationists in remote locations, so it should incorporate network connectivity and be characterised by high energy autonomy.

# LIFELINE\_

Time-Dependent Variability In Integrated Circuits: Foe (And How To Combat It For The Circular Economy) And Friend (And How To Exploit It For A Disruptive Cybersecurity Solution).

## Pl: Rafael Castro / Francisco V. Fernández

Projects Details: Type: Research project Funding Body: Ministerio de Ciencia e Innovación Ref: TED2021-131240B-I00 Start date: 01/12/2022 End date: 30/11/2024 Funding: 138.805,00 €

Computing performance has been improving year-overyear in a wondrous evolution leading to the rise of a modern digital economy and society that require integrated circuits (ICs) to be more functional and reliable, safer, and more secure. Fields like IoT or Cybersecurity are thus now priorities in many research agendas. But early tremors have been arising that are indicative of larger shifts in how variability, culprit of a reliability loss in ICs, is addressed in the industry: if undealt with, ICs will no longer fulfil those capabilities of safety, security, and reliability.

A crucial challenge in this struggle is the ability to accurately predict the impact of said variability. Considerable past research exists but much more effort is needed to further deepen our understanding of variability and allow for yet more effective solutions to mitigate and handle its impact. Both, emerging markets (like autonomous driving, which necessitates enhanced reliability requirements for electronics to meet strict safety regulations and survive their required operational life) and consumer electronics (where minimizing costs is often a primary concern during design, thus superseding reliability concerns), are impacted as consequence. Moreover, recent developments like the movement towards e-waste reduction or the 2021 European Unions right-to-repair legislation, will require manufacturers to ensure a decade of lifetime and supported repairs, which could put variability at the center of the stage. Finally, variability is essential to an important element in the digital transition: cybersecurity. When area and energy resources are scarce (as with wearable devices), adding security with conventional cryptography approaches is not viable, so lightweight cryptographic solutions have been developed, like those using the concept of Physical Unclonable Function (PUF), a hardware security primitive that exploits the intrinsic variability of CMOS manufacturing (time-zero variability or TZV) to ensure security in communications. However, stochastic effects such as Random Telegraph Noise (RTN) or aging, which introduce a timedependent variability (TDV) component, can seriously compromise not only the reliability of the PUF, but the security of data and communications as well.

The LIFELINE project sets its objectives considering the two sides of variability, foe and friend: foe, where its impact must be mitigated to improve reliability (with benefits like reduced global e-waste), and friend, where it can be exploited for cybersecurity and PUFs. In this latter facet, the project intends to explore a disruptive view: while traditionally TZV has been used as the entropy source to exploit, the project will investigate how to exploit RTN instead, with the benefit that RTN as the entropy source can potentially instill better reliability and immunity to aging to the ICs.

By dealing with variability mitigation (for which the project will develop accurate and stochastic TDV circuit simulation techniques) and exploitation (through new secure and reliable PUF using RTN), LIFELINE can contribute to the Ecological and Digital transitions at the same time: mitigation is perfectly in accord with requirements b) and e) of the environmental objective Transition towards a Circular Economy in the EU Taxonomy Regulation for Ecological Transition; working on exploiting TDV as underlying ingredient of PUFs for cybersecurity will promote the digital transition.

# ULTIMATE\_\_\_\_\_

Smart mULTI-sensor eMbedded platform for advanced nATurE monitoring.

# PI: Jorge Fernández Berni / Ricardo Carmona Galán

Projects Details: Type: Research project Funding Body: Ministerio de Ciencia e Innovación Ref: TED2021-131835B-I00 Start date: 01/12/2022 End date: 30/11/2024 Funding: 186.530,00 €

The ongoing sixth mass extinction constitutes a critical threat for the future of human civilization because of the associated degradation of ecosystem services. The proposed actions to bend the curve of mass extinction are heterogeneous and depend on the target ecosystem. In this context, technology plays a crucial role to keep a record of the state of species and ecosystems, identify causes of extinction and degradation, assess the effectiveness of mitigation measures, and monitor the evolution of the environment while collecting data to drive future actions and make informed decisions. Manual (i.e., by humans) off-site analytics of the data collected by sensors has been the standard procedure in the conservation field for many years. As the capabilities of sensors evolved, manual information processing became the major limiting factor for full exploitation of the possibilities technology offered. To overcome this situation, artificial intelligence (AI), and more specifically its embodiment in the form of deep neural networks (DNNs), is expected to be the most important catalyzer of advances in the next few years. At the moment, cloud-based services are transforming the aforementioned classical paradigm of manual off-site analytics into automatic off-site analytics. However, the bottleneck of conveying all the data to the cloud remains. Ultimately, the objective is automatic on-site analytics, that is, the systems deployed for nature monitoring should be able to sense their environment, process the data locally, and digest information of interest forresearchers, managers, and conservationists. The challenges for the successful realization of these capabilities are remarkable. DNNs, which are todays de-facto standard implementation of AI because of their high accuracy in inference tasks, are computationally heavy and memory-hungry, not only during training but also when it comes to inferring in real deployments. With the present project, we intend to contribute to the realization of automatic on-site analytics through the design and implementation of a sensing-processing edge platform that will integrate and fusion visual, acoustic, and environmental data for smart nature monitoring at prescribed locations. This platform will be constructed under the principles of low power, low cost, and accurate inference i.e., it must provide specialists with very reliable information for them to make decisions with minimum manual analysis. As a first step, in this 2-year project we will make use of off-theshelf components carefully selected for the targeted platform. As a long-term goal, we aim at designing and integrating specific chips on the basis of the experience acquired with commercial components in order to create a miniaturized system in the line of the long-envisioned concept of smart dust.

# SMARTRANS\_

# CMOS-LIDAR: CMOS-SPAD TOF SENSORS FOR FLASH-LIDAR.

#### PI: Ricardo Carmona Galán / Jorge Fernández Berni

Projects Details: Type: Research project Funding Body: Ministerio de Ciencia e Innovación Ref: PDC2022-133933-C31 Start date: 01/12/2022 End date: 30/11/2024 Funding: 57.385,00 €

62 | FOUNDED PROJECTS

This proof-of-concept project intends to complete the transference of research results derived from project ENVISAGE: enabling vision technologies for integrated intelligent transportation. In these last three years, despite the difficulties introduced by the global health threats, we have managed to identify some components which we consider critical for the development of intelligent vehicles and transportation infrastructure. These components are intimately related with the awareness of both vehicles and roads, what in the end means the efficient capture and processing of sensory data in severely restricted conditions in terms of computing power, memory and energy resources.

Advances in image sensing technologies and embedded object detection and image recognition have boosted the expectations for the computer vision market: \$26.2 billion by 2025, combining hardware, software and services. One of the areas being influenced by the irruption of advanced sensing technologies in combination with embedded intelligence is the development of smart transportation platforms and systems. In the automotive sector, all agents agree that the incorporation of artificial intelligence and the exhaustive exploitation of inter-vehicle and vehicle-to-infrastructure interactions is the most reliable technological route to the autonomous car. Also in UAVs, vision emerges as an essential tool for navigation and autonomous path, and mission planning. During our work in ENVISAGE, we have been able to explore an application scenario, intelligent transportation systems, that is challenging in many aspects:

- Image sensors adapted to these application environments need to operate at high speed, they have to cover a high dynamic range, because they need to deal with diverse lighting conditions, and feature a high sensitivity at low light. And, finally, and this is critical despite not-sowell-founded scepticism, there is a need for cost-effective depth sensing technologies.

-The effective reduction of the visual data flow in favor of distinctive features can be the key to practical implementation of embedded vision systems. The scientific community is focused on developing strategies that efficiently reduce the computational load of deep neural networks(DNNs) while keeping the advantages they have brought about. These strategies cover from the design of the sensor itself [8], to mixed-signal processing schemes, hardware acceleration, or dataflow organization. In the post-Moore era, tailored domain-specific architectures run much better; says David Patterson.

-One critical aspect of the successful deployment of smart transportation infrastructure, and the IoT in general, is power management and energy harvesting. A certain level of autonomy can prevent, for instance, the influence of noisy power lines inside a vehicle. It can also enable the development of always-on traffic-monitoring infrastructure. In these scenarios, energy harvesting permits vision nodes operating exclusively on batteries. In these three topics, contributions achieved during EN- VISAGE have reached a maturity that allows for technology transference and the development of pre-industrial prototypes that will promote successful exploitation as innovative products.

# **HEART-FAIL\_**

Valorisation activities of the device for monitoring of a patient with heart failure protected by patent P202131041.

# PI: Alberto Del Olmo Fernández

Projects Details: Type: Research project Funding Body: Fundacion La Caixa Ref: Cl22-00287 Start date: 22/12/2022 End date: 22/12/2024 Funding: 70.000,00 €

This project aims to build a wearable medical device and platform to predict early clinical outcomes in patients with acute heart failure.

The wearable device will be able to carry out real-time bioimpedance measurements in the patients' legs. The data platform will analyze the patients monitored data to provide the physician a truly personalised decision support system, preventing complications in the treatment of patients.

# DIGISOLAR\_

New asynchronous digital solar sensor for newspace applications with event-driven architecture.

#### PI: Juan A. Leñero Bardallo

Projects Details: Type: Research project Funding Body: Ministerio de Ciencia e Innovación Ref: AEI-010500-2022 Start date: 01/07/2022 End date: 31/04/2023 Funding: 71.110,00 €

In the DIGISOLAR project, research is being carried out into the complete digitisation of one of the main in-orbit sensor elements within the attitude control subsystem: the solar sensor. This device, responsible for providing the satellite with the position of the Sun as a reference point for orienting the satellite, has been developed over the last decades almost exclusively with analogue photodetectors, which increases costs, as additional electronics are needed to translate its outputs to the digital domain, and more importantly, it can provide erroneous measurements due to its high sensitivity to albedo. In addition, the current trend to digitise such satellite subsystems requires significant technological challenges, including low power consumption, low latency, simplicity of operation, excellent temporal resolution and independence from other peripherals and on-board information processing systems.

The validation of this architecture will make it possible to implement digital solar sensors with characteristics that are superior to the state of the art, notably low energy consumption, high operating speed and simplified interfaces. Likewise, the technical objectives of the project will be to achieve total immunity to albedo, high precision, a wide field of vision, small size, low price and robustness against radiation.

# **REGIONAL PROJECTS**

# SYMAS.

Measurement and electrostimulation system for cell differentiation and motility applications.

# PI: Alberto Yúfera García

Projects Details: Type: Research Project Funding Body: Junta de Andalucía Reference: P18-FR-2308 Start date: 01/01/2020 End date: 31/12/2022 Funding: 79.800,00 €

It is proposed to carry out embedded Electronic Systems (ES) for the supervision and characterization of cells and cell cultures, which allow to act on them by means of programmable electrostimulation signals. The objective is to study, know and improve the techniques of cell differentiation towards different types of lineages and tissues of interest in regenerative medicine. The design and manufacture of systems with reduced weight and size, energy autonomous and wireless are pursued, which reduce the workload, automate experiments and monitor in real time the evolution of a cell culture based on the electrical BioImpedance (BI) as a marker. It is proposed to monitor the evolution of cell lines: neuroblastomas, myoblastomas and osteoblasts, useful in neuronal therapies and engineering of muscle and bone tissues, towards the conformation of the corresponding cell or tissue type, optimizing the differentiation processes through the adequate design of signals of electrical stimulation. From the results obtained in a first measurement setup, two more setups are proposed: one oriented to the clinical development of tissue engineering; and another dedicated to the study and characterization at the cellular level of electrostimulation processes, through the manufacture of microelectrode arrays (MicroElectrode Array, MEA). Taking advantage of this last setup, cell motility experiments are proposed to determine the position and velocity of tumor cells (MCF7) in cultures, and their use in cancer studies. In summary, ES will be developed for monitoring and electrostimulation measuring electrical Bls, in parallel to a cell and tissue biometry procedure for the real-time identification of the biological material differentiated or not, and its dynamic characteristics: position, trajectory and speed. The results will be validated using biomedical experimentation standards in the proposed cell lines.

# SPADARCH \_

Flexible SPAD-Based CMOS Chip Architectures for Time Correlated Single Photon Counting.

#### PI: Juan A. Leñero Bardallo

Projects Details: Type: Transfer activities Funding Body: Junta de Andalucía Reference: US-1264940 Start date: 01/02/2020 End date: 31/1/2022 Funding: 90.000,00 €

Based on previous academic and industrial activities of the TIC-179 group in CMOS Image Sensors (CIS) with conventional photo-diodes, the team has devised knowledge over the last few years regarding architectures, circuits, methods, chips and system demonstrators for image sensors based on Single Photon Avalanche Diodes (SPAD). This knowledge has resulted in prime line publications and patent proposals that have prompted interest for technology transfer. This project addresses challenges identified following detailed measurements of these previous sensors and cameras and which extend over different levels, namely:

• Electron Device Level. The target here is to improve the response of SPAD photosensors by using SILVACO's Atlas TCAD (Technology Computer-Aided Design) tools for device engineering.

• Pixel Level. Targets here are related to the use of active circuitry to control avalanche currents.

• Sensor Architectural Level. Challenges here are mostly linked to the subsystems employed to measure and encode pieces of information of the scenes, namely TDCs for measuring arrival times and counters for counting photons.

• Post-Processing Level. Challenges here are related to the fact that SPAD measurements are of statistical nature. Either averages or histograms must be employed to extract relevant data. These statistical measurements require memory resources; for instance, some 1,000 inter-frames may be needed to obtain a single relevant frame.

• Application Level. This project targets enabling technologies that are transversal to many applications. Still, application requirements will be used as "beacons" for the R&D activities. Particularly, requirements set by solid-state LIDAR (LIght Detection And Ranging).

# NEURO-RADIO \_\_\_\_\_\_

Cognitive radio embedded with neural learning.

#### PI: Luis A. Camuñas Mesa

Projects Details: Type: Research Project Funding Body: Junta de Andalucía Reference: US-1260118 Start date: 01/02/2020 End date: 31/1/2022 Funding: 30.000,00 €

The paradigm known as the Internet of Things or IoT refers to the interconnection of billions of devices autonomously and capable of interacting with both your own environment as well as with the network intelligently. One of the main bottlenecksthat we currently find ourselves within this model is given by the limitation of the communication systems when sharing the electromagnetic spectrum between an increasingly greater number of devices supporting huge volumes of information. Another of the great challenges of the IoT is based on the need to reduce the power consumption of devices to maximize their autonomy. Cognitive radio technology proposes to make efficient use of the spectrum by dynamically modifying the transmission parameters in based on information sensed from the environment. This proposal requires, on the one hand, to design a communications system where digitization moves to the antenna (both in the emitter and receiver) to allow adaptation and configurability through software, and on the other hand, to design a computer system capable of dynamically selecting the most suitable parameters for the communications system depending on the conditions of the environment, all while minimizing power consumption.

In this project, we propose the design of a cognitive radio system that combines adaptive signal processing and digitizing techniques in conjunction with a processor neuromorphic system that modifies the parameters of the system through machine learning to 5G communication systems. For the neuromorphic processor, we propose the use of networks Binary neurons based on memristive nano-devices. These emerging devices allow their resistance to be modified depending on the values of voltage or current applied, emulating the synaptic connections of the brain that modify their value depending on the stimuli, providing learning capacity. With these devices, we can implement architectures that simultaneously carry out online learning and high-speed processing with low power consumption.

# CRYPTOHARDWEAR \_

Hardware solutions to face the new cryptographic challenges of wearable devices.

# PI: Iluminada Baturone Castillo

**Projects Details:** 

Type: Research project Funding Body: Junta de Andalucía Reference: US-1265146 Start date: 01/02/2020 End date: 31/1/2022 Funding: 89.950,00 €

Wearable devices are characterized by being light, small and comfortable to wear. They are used in health-related applications (medical devices that monitor the activity of the heart, breathing, blood glucose level,...), activities daily (distance traveled, speed, calories consumed, ...), virtual reality (microcameras or glasses that retransmit images or video), or work (access control, presence, payments or transaction authorization, ...). Security is essential in these devices because represent the digital origin of the information, which in many cases is sensitive, and to protect information must resort to cryptographic techniques.

A critical element of contemporary cryptography is the generation and correct management of digital identities that intervene in the production or transformation of information, of way that guarantees not only security but also trust and privacy. In the case of identities of people, which are recognized by biometrics, a critical element is to protect characteristics (templates) that represent individuals and eliminate their traceability. In the context of wearable devices, another critical element is that the new solutions cryptographic ones that arise (for example those that are called post-quantum) can be implemented on hardware platforms with reducEd computational capabilities, memory, communication and power consumption.

The CryptoHardWear project will look at the fundamentals of two types of cryptography relatively recent: identity-based cryptography and identity-based cryptography. learning problems with errors (which is post-quantum) to, on the one hand, explore the two feasibility and effectiveness of digital hardware solutions that allow the implementation of these techniques in wearables and, on the other hand, explore the advantages that these techniques can involve extracting the identities of the devices from the wearable itself (through functions physically unclonable or PUFs of your hardware) and the identities of the users (via biometrics), both extracted with an inevitable distribution of errors.

# VERSO\_

Vertical integration of image sensors with embedded parallelism.

Principal Investigator: Juan A. Leñero Bardallo

Projects Details: Type: Border Projects Financing body: Junta de Andalucía Reference: Not available Start date: 05/10/2021 End date: 31/05/2023 Total granted: 78.700,00 €

The demand for image sensors is unstoppable and their market share has grown exponentially over the last decade. In this environment of continuous demand, vertically integrated technologies are emerging as the technological vehicle through which image sensors will evolve in the future.

Vertical integration technologies allow greater processing capacity and memory to be incorporated within the same pixel, without affecting its size or the ratio between the area dedicated to light sensing and the total area of the pixel ('fill factor'). Furthermore, it is envisaged that several different technologies or variants of the same technology may co-exist and be applied to pixel design.

The project includes, in its initial phase, a feasibility study of modern vertical integration technologies with the company TELEDYNE-ANAFOCUS as preferred partner. In a later phase, the design of two image sensors that allow these objectives to be met and to demonstrate the viability of the technology by searching for novel pixel architectures that can exploit its potential will be addressed. The company will provide a detailed study on the electrical characteristics of a modern vertical integration technology, based on its previous experience. Specifically, it will detail the electrical characteristics of the available vertical interconnections. In parallel, the company will provide design specifications to be able to transfer the chips that are designed to the market. For the design of the sensors,

The sensors to be integrated will have two different image sensor architectures. The first of them is a sensor based on SPADs, capable of measuring the time of flight. The second is a high dynamic range sensor that combines asynchronous event-based operation with an output data format identical to that of APS sensors.

# COGNITIO\_

Design of cognitive interfaces for IoT devices with artificial intelligence.

Principal Investigator José M. de la Rosa Utrera

## **Projects Details:**

Type: Challenges of Andalusian society Financing body: Junta de Andalucía Reference: P20\_00599 Start date: 05/10/2021 End date: 30/06/2023 Total granted: 50.100,00 €

The fundamental objective of this project is the design and development of methodologies for the design of cognitive analog-digital interfaces for a more efficient digital transformation. To do this, analysis, synthesis and design methods will be proposed from the system level to the physical level, with a greater degree of programmability, so that the specifications at each level of abstraction can be managed by Artificial Intelligence (AI) algorithms. based on neuromorphic processing. Although the project must take into account aspects of the entire communication system, the activity focuses on the analog-to-digital converter or ADC (for 'Analog-to-Digital Converter') as a fundamental building block of IoT devices. For the demonstration of the proposed techniques, two 28nm chip fabrication technoloaies will be considered:

The comparative study of these technological processes is part of the objectives of the project, in order to implement the circuits and systems that are proposed with the lowest possible energy consumption. Therefore, the research to be carried out aims to address one of the great challenges identified in PAIDI2020 and RIS3-Andalusia, such as 'Making Andalusia an integrated society in the digital world, through the incorporation of new telecommunications infrastructures... new ICT developments...', thanks to the development of enabling technologies such as digitization based on cognitive circuit techniques managed by artificial intelligence that are proposed in the project, and that will allow increasing the degree of interweaving of IoT devices in Andalusian society.

# SYMAS2\_

Measurement and Electrostimulation System for Cell Differentiation and Motility Applications.

## Pl: Alberto Yúfera García / Gloria Huertas Sánchez

Projects Details: Type: Research Project Funding Body: Junta de Andalucía Reference: US-1380661 Start date: 01/01/2022 End date: 31/05/2023 Funding: 90.000,00 €

It is proposed to carry out embedded Electronic Systems (ES) for the supervision and characterization of cells and cell cultures, which allow to act on them by means of programmable electrostimulation signals. The objective is to study, know and improve the techniques of cell differentiation towards different types of lineages and tissues of interest in regenerative medicine. The design and manufacture of systems with reduced weight and size, energy autonomous and wireless are pursued, which reduce the workload, automate experiments and monitor in real time the evolution of a cell culture based on the electrical BioImpedance (BI) as a marker. . It is proposed to monitor the evolution of cell lines: neuroblastomas, myoblastomas and osteoblasts, useful in neuronal therapies and engineering of muscle and bone tissues, towards the conformation of the corresponding cell or tissue type, optimizing the differentiation processes through the adequate design of signals of electrical stimulation. From the results obtained in a first measurement setup, two more setups are proposed: one oriented to the clinical development of tissue engineering; and another dedicated to the study and characterization at the cellular level of electrostimulation processes, through the manufacture of microelectrode arrays (MicroElectrode Array, MEA). Taking advantage of this last setup, cell motility experiments are proposed to determine the position and velocity of tumor cells (MCF7) in cultures, and their use in cancer studies. In summary, ES will be developed for monitoring and electrostimulation measuring electrical Bls, in parallel to a cell and tissue biometry procedure for the real-time identification of the biological material differentiated or not, and its dynamic characteristics: position, trajectory and speed. The results will be validated using biomedical experimentation standards in the proposed cell lines.

# **RESURGENCE**

Power, reliability and security challenges in advanced CMOS and beyond-CMOS devices and circuits.

# PI: Alberto Yúfera García / Gloria Huertas Sánchez

**Projects Details:** 

Type: Research Project Funding Body: Junta de Andalucía Reference: US-1380876 Start date: 01/01/2022 End date: 31/12/2023 Funding: 100.000,00 €

The Internet of Things (IoT) is now widely recognized as the next step of disruptive digital innovation. With IoT, any physical and virtual object can become connected to other objects and to the internet, creating a fabric of connectivity between things and between humans and things. However, the development of IoT in the near future faces a lot of technological challenges that need to be addressed, such as power/energy efficiency, reliability, security, and cost. Advanced CMOS technologies are potential candidates for solutions in the short term to those challenges, whereas beyond-CMOS devices are the answer for solutions in the long term. Low voltage operation to reduce power consumption leads, among other effects, to an increase in the impact of variations, including process (also known as Time Zero Variations, TZV) and time-dependent variations (TDV). Overcoming the variability challenge is a formidable effort requiring a synergistic approach, combining methods at all abstraction levels of the manufacturing process, covering from the technology/device levels up to the circuit and system/application levels. Furthermore, whereas in some cases variability will be object of struggle, prevention and mitigation, it can also be a powerful ally to reach the longed-for system security. This project progresses in this direction through the development of design strategies for low-power variability-aware and secure circuits based on state-of-the-art CMOS and emerging beyond-CMOS technologies.

This main objective will be approached from different perspectives and at different depths, depending on the degree of maturity of the devices and technologies. The first perspective is the characterization and modelling of TDV phenomena in advanced CMOS technologies, with special emphasis on the combined effect of Bias Temperature Instability (BTI) and Hot Carrier Injection (HCI) and on the impact of Random Telegraph Noise (RTN) for low voltage operation. Additionally, time-zero variability(TZV) models for beyond-CMOS devices such as steep-slope devices, suitable for low-voltage operation, will be obtained. Second, the impact of variability in low power circuits will be analyzed using the models previously developed. Moreover, variability-aware design techniques will be exploited to study how far the impact of all considered effects can be mitigated in advanced CMOS and beyond-CMOS circuits Finally, variability (TZV and RTN) will be considered as an effect that can be exploited for the design of secure cryptographic primitives such as PUFs and TRNGs. In this sense, the implementation of TRNGs based on phase transition devices (PTD) based nano-oscillators will be explored. Also, since distinctive features of beyond-CMOS devices are suitable for the implementation of efficient cryptographic circuits, the design of Differential Power Analysis (DPA)-resilient cryptographic circuits using TFETs will be addressed.

# SCAROT\_

Side-Channel Attacks on Root of Trust.

# PI: Antonio José Acosta / Carlos Jesús

Projects Details: Type: Research Project Funding Body: Junta de Andalucía Reference: US-1380823 Start date: 01/01/2022 End date: 31/05/2023 Funding: 90.000,00 €

Security and privacy is an inalienable right of individuals. In applications for the Internet of Things (IoT) or in portable systems, the use of cryptographic circuits with reduced resources (lightweight) is increasing in secure applications. Furthermore, among all the appealing challenges in the IoT scenario, securing thousands of connected, resource constrained computing devices is a major challenge nowadays. IoT merges in hardware/software platforms with computing, communication, services and control on data that, in most applications, must be kept secure and trusted, starting from a Root of Trust (RoT). In most modern systems, a hardware approach for RoT is preferred because it is less vulnerable against software attacks, but it should be designed to be resistant against physical attacks. The main objective of SCARoT is to provide secure cryptographic solutions to RoT hardware implementations on IoT devices. In particular, the identification and implementations of the optimal lightweight and post-quantum cryptography algorithms required to build RoT hardware implementations in FPGAs for applications with power consumption constraints and lightweight cryptohardware will be investigated. On the other hand, the improvement of the robustness of the hardware implementations of such algorithms against side-channel attacks, both passive (DPA and DEMA attacks) and active (fault injection), with the inclusion of countermeasures, will be pursued. As a consequence of the achievement of these objectives, it is expected a boost of the IMSE's Hardware Cybersecurity Laboratory with a set of operating procedures optimized to carry out passive and active attacks (invasive and non-invasive) and a series of measurement protocols to evaluate RoT vulnerabilities.

# **RTN-ENGINE**

Exploration of Random Telegraph Noise and its exploitation for ageing-resistant hardware security.

## PI: Elisenda Roca Moreno

Projects Details: Type: Research Project Funding Body: Junta de Andalucía Reference: P20\_00740 Start date: 05/10/2021 End date: 31/12/2022 Funding: 23.700,00 €

In an increasingly digitized society and economy, security in all kinds of electronic systems is one of the biggest problems, especially when resources are scarce (as with "wearable" devices, where there are severe restrictions in area and energy). Responding to this problem with conventional cryptography approaches is not a viable alternative. To avoid this shortcoming, lightweight (i.e., adapted to limited resources) cryptographic solutions have been developed. Among these are those based on "Physical Unclonable Functions" (PUFs), which exploit the intrinsic variability of CMOS manufacturing (time-zero variability or TZV) to have circuits with unique and unpredictable behavior, essential properties in secure cryptographic systems. These circuits usually have low fabrication costs (in area) and low power consumption, and can even be implemented with circuitry already used for other purposes. However, effects such as Random Telegraph Noise (RTN) or aging, which introduce a time-dependent variability (TDV) component, can seriously compromise the reliability of the PUF, and thus the security of data and communications. But if, as consequence, the TDV would be, from this point of view, a phenomenon to be palliated, in this Project we intend to explore, aiming at security, the completely opposite view: how to exploit the RTN having in mind that this TDV phenomenon, in the same way that TZV does, provides unique and unpredictable behavior to the circuit. Thus, the RTN-ENGINE Project will study methods, techniques and circuits to exploit the RTN for security, both for unique identifier generation and for random number generation. Furthermore, it will also address how to palliate the effect of circuit aging and TZV on these new implementations. As pillars of the project, an accurate model of the TDV effects and efficient simulation techniques using such model will be developed. These pillars will allow to convincingly address the goal of exploiting RTN for more robust and efficient hardware security primitives.

# PRECLI-HF\_\_\_\_\_

PRototyping and CLINICAL TRIAL of the new HF-volum portable device for real-time monitoring of volumes in heart failure patients.

## PI: Alberto Yúfera García

Projects Details: Type: Research Project Funding Body: Junta de Andalucía Reference: AT21-00010 Start date: 28/02/2022 End date: 31/05/2023 Funding: 67.100,00 €

This project proposes the manufacture and clinical validation of a portable prototype (wearable device) for monitoring body volumes that allows real-time monitoring of the evolution of patients with heart failure (HF). Funding is requested for the manufacture of a wearable device, as a final proof of concept, concluding the work developed so far by the research groups involved, doctors and engineers, in the framework of other research projects. The manufacture of this device will also allow it to be validated in a clinical trial, before introducing its use in the clinic for the management of patients with HF, as well as to specify all the specifications of a first Minimum Viable Product (MPV) suitable for its industrial development.

As proof of the suitability and relevance of this transfer initiative, the members of the research team have recently won the first prize of the University of Seville for entrepreneurship [1], out of more than 500 applications submitted. The development of the aforementioned MPV places our team in an optimal position to launch a spinoff to develop and commercialise this novel device.

# SENSOR SOLAR\_

Design and market study of an industrial prototype of an asynchronous solar sensor for attitude control in space navigation systems.

## PI: Juan A. Leñero Bardallo

Projects Details: Type: Research Project Funding Body: Junta de Andalucía Reference: AT21\_00096 Start date: 28/02/2022 End date: 31/05/2023 Funding: 65.900,00 €

The main objective of the project will be to develop a functional prototype of a digital solar sensor by investigating a novel asynchronous data reading technique with an event-driven sensor architecture. The validation of this architecture will make it possible to implement digital solar sensors with characteristics that are superior to the state of the art, in particular low energy consumption, high operating speed and simplified interfaces. Likewise, the technical objectives of the project will be to achieve total albedo immunity, high precision, wide field of view, small size, low price and robustness against radiation.

# BIOVEO\_\_\_\_\_

BIO-inspired nano/cmos hardware object recognition system with E-fOveal Vision.

# PI: Bernabé Linares Barranco

Projects Details: Type: Research Project Funding Body: Junta de Andalucía Reference: ProyExcel\_00060 Start date: 01/12/2022 End date: 31/12/2025 Funding: 165.600,00 €

BIOVEO delves into the new paradigm of bio-inspired, neuromorphic machine vision in which video cameras are not used to record image sequences that are then processed image by image. In living beings, retinas do not capture image sequences. Biological retinas encode dynamic visual scenes as streams of nerve impulses that are continuously sent to the brain and processed. The neuromorphic vision paradigm aims to understand and mimic these sensing and processing mechanisms to develop high-speed and/or low-power artificial vision systems for use in very compact autonomic platforms.

In BIOVEO we will focus on investigating spatio-temporal 'multi-resolution' sensing mechanisms to mimic biological foveal vision. In BIOVEO, the aim is to mimic foveation, but starting from artificial retinas of very high physical resolution. It is proposed to implement in these retinas a way of sending information at low resolution, thus saving energy and time for sensing, communication and processing. The global visual scene is processed at low resolution by attention and recognition mechanisms detecting areas of interest. The field of view will be wide and only the areas determined to be of interest will be sampled at high resolution. We call this mechanism 'e-fovea' or 'e-fovea', and it allows to place the fovea in the desired area with less power consumption and more speed than with a motorised system. Moreover, as an additional advantage, the electronic foveal control system allows the implementation of a 'multi-foveal' system. The spectrum of applications of the proposed system is enormous. For example, in autonomous robotic systems or in self-driving vehicles, it would allow the rapid localisation of objects of interest.

# **RTN SECURE**

Exploiting RTN for ageing-resistant hardware security.

# PI: Elisenda Roca

Projects Details: Type: Research Project Funding Body: Junta de Andalucía Reference: ProyExcel\_00536 Start date: 01/12/2022 End date: 31/12/2025 Funding: 124.568,00 €

In an increasingly digitized society and economy, security in all kinds of electronic systems has become one of the biggest concerns, especially when resources are scarce (as with "wearable" devices, where there are severe restrictions in area and energy). Responding to this problem with conventional cryptography approaches is not a viable alternative. To avoid this shortcoming, lightweight (i.e., adapted to limited resources) cryptographic solutions have been developed. Among these are the ones using the concept of "Physical Unclonable Function" (PUF), which typically exploit the intrinsic variability of CMOS manufacturing (time-zero variability or TZV) to have circuits with unique and unpredictable behavior, essential properties in secure cryptographic systems. These circuits usually have low fabrication costs (in area) and low power consumption and can even be implemented with circuitry that is already being used for other purposes. However, effects such as Random Telegraph Noise (RTN) or aging, which introduce a time-dependent variability (TDV) component, can seriously compromise not only the reliability of the PUF itself, but, and as a result, the security of data and communications as well. It follows that TDV is, from this point of view, a phenomenon that should be palliated. In this Project, however, we intend to explore the completely opposite view: how to exploit the RTN having in mind that this TDV phenomenon, in the same way that TZV does, provides unique and unpredictable behavior to the circuit. Thus, the RTN-SECURE Project will study methods, techniques, and circuits to exploit the RTN for security, both for unique identifier generation and for random number generation. Furthermore, it will also address how to palliate the effect of circuit aging and TZV on these new implementations. Two pillars will sustain this project: (1) an accurate model of the TDV effects and (2) efficient simulation techniques using such model. Both will be developed in RTN-SE-CURE and both will allow to convincingly address the goal of exploiting RTN for more robust and efficient hardware security primitives.

# **INFRASTRUCTURE PROJECT\_**

#### PI: Bernabé Linares Barranco

Projects Details: Type: Research project Funding Body: Junta de Andalucía Reference: IE19\_108 USE Start date: 01/11/2019 End date: 2022 Funding: 122.345,38 €

The IMSE had a single backup system consisting of a tape robot, two read heads compatible with LTO Ultirum 5 tapes with a maximum capacity of 3TB and a 2:1 compression ratio. The equipment is accessible to all research groups in the centre through the software that manages the tape robot and the backups.

Due to the increased complexity of current integrated circuits, which translates into an exponential growth of the data handled by the design tools, this system is currently inadequate for making and/or recovering backup copies in accordance with the strategy followed until now, as the time taken to carry out the tasks of making or recovering the copies is very high, compromising the consistency of the data and endangering the continuity of research projects or industrial contracts in the event of total or partial loss of information.

The objective is to acquire equipment that would be more efficient both in making backup copies and in recovering the necessary data from those copies, minimising the discontinuity of design activities in scenarios of total or partial loss of information.

# INFRASTRUCTURE PROJECT\_\_\_\_

## PI: Bernabé Linares Barranco

Projects Details: Type: Research project Funding Body: Junta de Andalucía Reference: 5169 Start date: 01/01/2020 End date: 30/06/2022 Funding: 64.647,53 €

The objective of this request is the acquisition of different elements and equipment necessary to update and reinforce the computer network infrastructure that supports the different integrated circuit and system design activities carried out at the Institute of Microelectronics of Seville (IMSE-CNM).

As Microelectronics is one of the Essential Facilitating technologies contemplated in the Andalusian RIS3 Strategy to meet the objectives of smart growth, sustainable and inclusive proposed in the European Union, improve the capacity of IMSE-CNM research groups to carry out

R+D+i projects linked to this discipline, will undoubtedly have repercussions in the increase of public-private cooperation in R+D+i and the increase in the degree of use of scientific-technological infrastructures existing.



CMOS Extended Range Image Sensors.

#### PI: Ricardo Antonio Carmona Galán

Projects Details: Type: Research project Funding Body: CSIC Reference: 202250E096 Start date: 01/07/2022 End date: 30/06/2023 Funding: 28.679,39 €

The overall goal of this project is the efficient implementation of high dynamic range visual stimuli capture and processing in application contexts with severe limitations in power consumption and computational resources, such as the IoT (Internet-of-Things) domain. A feasible approach in this scenario can be the development of concepts such as the A-to-I converter. This scheme is based on early feature extraction in the analogue domain and compact representation of visual information. To achieve this goal, we will explore various bio-inspired models of focal-plane and near-sensor processing, as well as feature extraction and object classification algorithms with We will also analyse feature extraction and classification algorithms, depending on their hardware implementation.

# INTRAMURAL SpaceD&T\_\_\_\_\_

Design and testing of mixed circuits for space applications.

# PI: Gildas Leger

Projects Details: Type: Research project Funding Body: CSIC Reference: 201950E040 Start date: 01/05/2019 End date: 31/12/2023 Funding: 105.958,77 €

In this project, we propose to address the design and testing of analogue and mixed-signal circuits for space applications.

The technological evolution of CMOS technologies

towards lower and lower dimensions has specific consequences in the field of space applications: the effects related to the total dose decrease with the scaling of the gate oxide, but on the other hand, the transient effects (known as singleevent effects, SEE) become more important as the capacities associated to the nodes decrease and therefore the amount of charge required to alter their voltage decreases. necessary to alter their stress.

In order to be able to tackle a design task with a certain degree of certainty, the first step is to be able to assess the impact of the different actions. It is therefore necessary to be able to calculate or simulate the effect of the SEEs on a circuit. This can be considered as solved since several papers show that the double-exponential current injection model at the body-source and body-drain junctions of CMOS transistors adequately reproduces the experimentally observed behaviour. However, for a circuit of a certain complexity, the number of charge injection sites is too large to allow a comprehensive simulation.

# INTERNATIONAL PROJECTS

# **3DPLSENSE**

Looking Beyond Images: Low-Power Sensor Architectures for 2D/3D Imaging and Vision.

# PI: Ángel Rodríguez Vázquez

Projects Details: Type: Research project Funding Body: OFFICE OF NAVAL RESEARCH (E.E.U.U.) Reference: N00014-19-1-2156 Start date: 01/03/2019 End date: 28/02/2023 Funding: 401.925,40 €



# ANÁLISIS Y DISEÑO DE ADCS DE BAJA **RESOLUCIÓN PARA SERDES DE ALTA VELOCIDAD EN NODOS.**

# Pl: Oscar Guerra / Rocío Del Rio

**Projects Details:** Funding Entity: Knowledge Development for Rugged **Optical Communications S. L.** Type: I + D CONTRACT Body: US Start date: 15/03/2022 End date: 15/12/2022 Funding: **15.149,20 €** 

The objective of this research project consists of the high-level design and dimensioning of basic blocks in A/D converters for future generations of very highspeed (>10Gbps) SerDes communication systems, with a performance around 4-6 effective bits. The work will require an exploration of candidate ADC topologies (mainly SAR, flash and time-interleaving architectures), the evaluation of their suitability to be implemented in advanced CMOS technology nodes (65nm or less) and the eventual inclusion of equalization techniques and / or calibration.

# **ABEJA REINA**

Development of a system for locating / Identifying the queen bee in a hive.

# PI: Manuel Delgado Restituto

Funding: Knowledge Development for Rugged Optical Communications S. L. **Projects Details:** Type: TECHNOLOGICAL SUPPORT CONTRACT Body: CSIC Start date: 21/10/2021 End date: 20/10/2023 Funding: 6.545,50 €

The objective of this project is the development of a system that allows the location and identification of the queen bee inside a hive without the need for visual contact. The location / identification system to be developed is based on NFC systems. The system consists of a microchip / microantenna attached to the queen bee and an external structure based on multiple antennas and an NFC reader.

# ESTUDIO SOBRE LA IDENTIFICACIÓN AUTOMÁTICA DE ESPECIES DE AVES EN LOS PROGRAMAS DE SEGUIMIENTO DE SEO/BIRDLIFE

# PI: Jorge Fernández Berni

**Projects Details:** Funding Entity: SEO/BirdLife (Sociedad Española de Ornitología) Type: Technological Support Contract Body: US Funding: **2.000,00 €** 

The purpose of this contract is to carry out the activity consisting of the 'Study on the automatic identification of bird species in SEO/BirdLife monitoring programmes'.

# PUBLICATIONS



# BOOKS

# Visual Inference for IoT Systems: **A Practical Approach**

# Velasco-Montero, Delia; Fernández-Berni, Jorge; Rodríguez-Vázquez, Ángel

ISBN: 978-3-030-90903-1 172 p, 2022 Springer Nature / Springer





**Power-efficient** Analog-to-information Image Sensors: The Fuel of **Al Mícrosystems** 

A. Rodríguez-Vázquez; Juan A. Leñero-Bardallo



# JOURNAL PAPERS



# **JOURNAL PAPERS**

## MemTorch: An Open-source Simulation Framework for Memristive Deep Learning **Systems**

Lammie, Corey; Xiang, Wei; Linares-Barranco, Bernabé; Rahimi Azghadi, Mostafa Neurocomputing, vol. 485, pp 124-133, 2022

Elsevier ISSN: 1872-8286

# A Neuromorphic CMOS Circuit With Self-Repairing Capability

Rahiminejad, Ehsan; Azad, Fatemeh; Parvizi-Fard, Adel; Amiri, Mahmood; Linares-Barranco, Bernabé IEEE Transactions on Neural Networks and Learning Systems, vol. 33, no. 5, pp 2246-2258, 2022 IEEE ISSN: 2162-237X

# How Frequency Injection Locking Can Train **Oscillatory Neural Networks to Compute in Phase**

Todri-Sanial, Aida; Carapezzi, Stefania; Delacour, Corentin; Abernot, Madeleine; Gil, Thierry; Corti, Elisabetta; Karg, Siegfried F.; Nüñez, Juan; Jiménèz, Manuel; Avedillo, María J.; Linares-Barranco, Bernabé

IEEE Transactions on Neural Networks and Learning Systems, vol. 33, no. 5, pp 1996-2009, 2022 IEEE ISSN: 2162-2388

# Neuromorphic Context-Dependent Learning Framework With Fault-Tolerant Spike Routing

Yang, Shuangming; Wang, Jiang; Deng, Bin; Azghadi, Mostafa Rahimi; Linares-Barranco, Bernabe

IEEE Transactions on Neural Networks and Learning Systems, vol. 33, no. 12, pp 7126-7140, 2022 IEEE ISSN: 2162-237X

# SL-Animals-DVS: event-driven sign language animals dataset

Vasudevan, Ajay; Negri, Pablo; Di lelsi, Camila;

# Linares-Barranco, Bernabe; Serrano-Gotarredona, Teresa

Pattern Analysis and Applications, vol. 25, no. 3, pp 505-520, 2022 Springer Nature ISSN: 1433-755X

# A Mobile Platform for Movement Tracking Based

on a Fast-Execution-Time Optical-Flow Algorithm Rosa-Vidal, Rafael De La; Lenero-Bardallo, Juan A.; Guerrero-Rodriguez, Jose-Maria; Rodriguez-Vazquez, Angel

IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 69, no. 4, pp 1715-1727, 2022 IEEE ISSN: 1549-8328

## A high-voltage floating level shifter for a multistage charge-pump in a standard 1.8 V/3.3 V CMOS process

# Palomeque-Mangut, David; Rodríguez-Vázquez, Ángel; Delgado-Restituto, Manuel

AEU - International Journal of Electronics and Communications, vol. 156, article 154389, 2022 Elsevier ISSN: 1618-0399

# **AI-Managed Cognitive Radio Digitizers**

**De La Rosa, Jose M.** IEEE Circuits and Systems Magazine, vol. 22, no. 1, pp 10-39, 2022 IEEE ISSN: 1531-636X

# Gate-Level Design Methodology for Side-Channel Resistant Logic Styles Using TFETs

## Delgado-Lozano, Ignacio M.; Tena-Sanchez, Erica; Nunez, Juan; Acosta, Antonio J. IEEE Embedded Systems Letters, vol. 14, no. 2, pp 99-102, 2022 IEEE ISSN: 1943-0663

# Design and Evaluation of Countermeasures Against Fault Injection Attacks and Power Side-Channel Leakage Exploration for AES Block Cipher

Potestad-Ordonez, F.E.; Tena-Sanchez, E.; Acosta-Jimenez, A.J.; Jimenez-Fernandez, C.J.; Chaves, Ricardo IEEE Access, vol. 10, pp 65548-6556, 2022 IEEE ISSN: 2169-3536

# Al-Assisted Sigma-Delta Converters - Application to Cognitive Radio

**De La Rosa, Jose M.** IEEE Transactions on Circuits and Systems II: Express Briefs, vol. 69, no. 6, pp 2557-2563, 2022 IEEE ISSN: 1558-3791

DC electrical stimulation enhances proliferation and differentiation on N2a and MC3T3 cell lines Martín, Daniel; Bocio-Nuñez, J.; Scagliusi, Santiago F.; Pérez, Pablo; Huertas, Gloria; Yúfera, Alberto; Giner, Mercè; Daza, Paula Journal of Biological Engineering, vol. 16, no. 1, article 27, 2022 Springer Nature ISSN: 1754-1611

## A CMOS-memristor hybrid system for implementing stochastic binary spike timingdependent plasticity

Ahmadi-Farsani, Javad; Ricci, Saverio; Hashemkhani, Shahin; Ielmini, Daniele; Linares-Barranco, Bernabé; Serrano-Gotarredona, Teresa Philosophical Transactions of the Royal Society A: Mathematical, Physical and Engineering Sciences vol. 380, article 20210018, 2022 Royal Society ISSN: 1364-503X

# Heterogeneous Ensemble-Based Spike-Driven Few-Shot Online Learning

### Yang, Shuangming; Linares-Barranco, Bernabe; Chen, Badong

Frontiers in Neuroscience, vol. 16, article 850932, 2022

Frontiers Media ISSN: 1662-453X

# The Influence of MPPT Algorithms in the Lifespan of the Capacitor Across the PV Array

Alcaide, Abraham M.; Gomez-Merchan, Ruben; Zafra, Eduardo; Martin, Emilia P.; Rodriguez, Juan MLopez; Leon, Jose I.; Vazquez, S.; Franquelo, Leopoldo G

IEEE Access, vol. 10, article 2169-3536, pp 40945-40952, 2022

IEEE ISSN: 2169-3536

## A Fully Integrated, Power-Efficient, 0.07-2.08 mA, High-Voltage Neural Stimulator in a Standard CMOS Process

Palomeque-Mangut, David; Rodríguez-Vázquez, Ángel; Delgado-Restituto, Manuel Sensors (Basel, Switzerland), vol. 22, no. 17, article 6429, 2022

MDPI ISSN: 1424-8220

# Liquid State Machine on SpiNNaker for Spatio-Temporal Classification Tasks

Patiño-Saucedo, Alberto; Rostro-González, Horacio; Serrano-Gotarredona, Teresa; Linares-Barranco, Bernabé Frontiers in Neuroscience, vol. 16, article 819063,

2022 Frontiers Media ISSN: 1662-4548

## Determination of the Time Constant Distribution of a Defect-Centric Time-Dependent Variability Model for Sub-100-nm FETs Saraza-Canflanca, P.; Castro-Lopez, R.; Roca,

E.; Martin-Martinez, J.; Rodriguez, R.; Nafria, M.; Fernandez, F.V. IEEE Transactions on Electron Devices, vol. 69, no. 10, pp 5424-5429, 2022 IEEE ISSN: 1557-9646

# Architecture-level optimization on digital silicon photomultipliers for medical imaging

Bandi, Franco; Ilisie, Victor; Vornicu, Ion; Carmona-Galán, Ricardo; Benlloch, José M.; Rodríguez-Vázquez, Ángel Sensors, vol. 22, no. 1, article 122, 2022 IEEE ISSN: 1424-8220

## On the Impact of the Biasing History on the Characterization of Random Telegraph Noise Saraza-Canflanca, Pablo; Castro-Lopez, Rafael; Roca, Elisenda; Martin-Martinez, Javier; Rodriguez, Rosana; Nafria, Montserrat; Fernandez, Francisco V.

IEEE Transactions on Instrumentation and Measurement, vol. 71, article 2003410, 2022 IEEE ISSN: 1557-9662

# An Efficient TDC Using a Dual-Mode Resource-Saving Method Evaluated in a 28-nm FPGA

# Parsakordasiabi, Mojtaba; Vornicu, Ion; Rodriguez-Vazquez, Angel; Carmona-Galan, Ricardo IEEE Transactions on Instrumentation and Measurement, vol. 71, article 2000413, 2022 IEEE ISSN: 0018-9456

#### SAM: A Unified Self-Adaptive Multicompartmental Spiking Neuron Model for

# Learning With Working Memory

Yang, Shuangming; Gao, Tian; Wang, Jiang; Deng, Bin; Azghadi, Mostafa Rahimi; Lei, Tao; Linares-Barranco, Bernabe

Frontiers in Neuroscience, vol. 16, article 850945, 2022

Frontiers Media ISSN: 1662-453X

## Multi-Unit Serial Polynomial Multiplier to Accelerate NTRU-Based Cryptographic Schemes in IoT Embedded Systems

Sánchez-Solano, Santiago; Camacho-Ruiz, Eros; Martínez-Rodríguez, Macarena C.; Brox, Piedad Sensors, vol. 22, no. 5, article 2057, 2022 MDPI ISSN: 1424-8220

# A Customizable Thermographic Imaging System for Medical Image Acquisition and Processing Lenero-Bardallo, Juan Antonio; De La Rosa-Vidal,

Rafael; Padial-Allue, Ruben; Ceballos-Caceres, Joaquin; Rodriguez-Vazquez, Angel; Bernabeu-Wittel, Jose

IEEE, vol. 22, no. 17, pp 16730- 16741, 2022 IEEE ISSN: 1530-437X

## Efficient RO-PUF for Generation of Identifiers and Keys in Resource-Constrained Embedded Systems

Martínez-Rodríguez, Macarena C.; Rojas-Muñoz, Luis F.; Camacho-Ruiz, Eros; Sánchez-Solano, Santiago; Brox, Piedad

Cryptography, vol. 6, no. 4, article 51, 2022 MDPI ISSN: 2410-387X

#### Bioimpedance Sensing of Implanted Stent Occlusions: Smart Stent

Rodríguez, Antonio; Barroso, Pablo; Olmo, Alberto; Yúfera, Alberto

Biosensors, vol. 12, no. 6, article 416, 2022 MDPI ISSN: 2079-6374

#### Electrical Impedance of Surface Modified Porous Titanium Implants with Femtosecond Laser

Navarro, Paula; Olmo, Alberto; Giner, Mercè; Rodríguez-Albelo, Marleny; Rodríguez, Ángel; Torres, Yadir

MATERIALS, vol. 15, no. 2, article 461, 2022 MDPI ISSN: 1996-1944

# 2022 roadmap on neuromorphic computing and engineering

Christensen, Dennis V; Dittmann, Regina; Linares-Barranco, Bernabe; Sebastian, Abu; Le Gallo, Manuel: Redaelli, Andrea: Slesazeck, Stefan: Mikolajick, Thomas; Spiga, Sabina; Menzel, Stephan; Valov, Ilia; Milano, Gianluca; Ricciardi, Carlo; Liang, Shi-Jun; Miao, Feng; Quill, Tyler J; Lanza, Mario; Salleo, Alberto; Keene, Scott T; Marković, Danijela; Grollier, Julie; Yao, Peng; Mizrahi, Alice; Indiveri, Giacomo; Yang, J Joshua; Datta, Suman; Strachan, John Paul; Valentian, Alexandre: Vianello, Elisa: Li, Xuan: Feldmann, Johannes; Furber, Steve; Neftci, Emre; Pernice, Wolfram H P; Bhaskaran, Harish; Ramaswamy, Srikanth: Tapson, Jonathan: Scherr, Franz: Maass, Wolfgang; Tanaka, Gouhei; Thorpe, Simon; Panda, Priyadarshini; Kim, Youngeun; Posch, Christoph; Liu, ShihChii; Bartolozzi, Chiara; Cleland, Thomas A: Hosseini, Morteza: Mazumder, Arnab Neelim: Mahmud, Mufti: Panuccio, Gabriella: Galeazzi, Roberto; Tolu, Silvia; Donati, Elisa; Mohsenin, Tinoosh; Pryds, N.; lelmini, Daniele; Holm, Sune; Christensen, Martin Ejsing

Neuromorphic Computing and Engineering, vol. 2, no. 2, article 022501, 2022 IOP Publishing ISSN: 2634-4386

# Evaluation of a Vein Biometric Recognition System on an Ordinary Smartphone

## López-González, Paula; Baturone, Iluminada; Hinojosa, Mercedes; Arjona, Rosario

Applied Sciences (Switzerland), vol. 12, no. 7, article 3522, 2022

# MDPI ISSN: 2076-3417

# Gate-Level Hardware Countermeasure Comparison against Power Analysis Attacks

Tena-Sánchez, Erica; Acosta, Antonio J.; Potestad-Ordóñez, Francisco Eugenio; Jiménez-Fernández, Carlos J.; Chaves, Ricardo Applied Sciences (Switzerland), vol. 12, no. 5, article 2390, 2022 MDPI ISSN: 2076-3417

## Addressing a New Class of Multi-Objective Passive Device Optimization for Radiofrequency Circuit Design

# Passos, Fabio; Roca, Elisenda; Castro-López, Rafael; Fernández, Francisco V. Electronics (Switzerland), vol. 11, no. 16, article

2624, 2022 MDPI ISSN: 2079-9292

# True Random Number Generation Capability of a

**Ring Oscillator PUF for Reconfigurable Devices Rojas-Muñoz, Luis F.; Sánchez-Solano, Santiago; Martínez-Rodríguez, Macarena C.; Brox, Piedad** Electronics (Switzerland), vol. 11, no. 23, article 4028, 2022 MDPI ISSN: 2079-9292

## Hardware/Software Co-Design of a Circle Detection System Based on Evolutionary Computing

# Rojas-Muñoz, Luis Felipe; Rostro-González, Horacio; García-Capulín, Carlos Hugo; Sánchez-Solano, Santiago

Electronics (Switzerland), vol. 11, no. 17, article 2686, 2022 MDPI ISSN: 2079-9292

# Oscillation-Based Spectroscopy for Cell-Culture Monitorization

Perez, Pablo; Serrano-Viseas, Juan A.; Fernandez-Scagliusi, Santiago; Martin-Fernandez, Daniel; Huertas, Gloria; Yufera, Alberto FRONTIERS IN ELECTRONICS, vol. 3, article 836669, 2022 Frontiers Media ISSN: 2673-5857

# Embedded system implementation of an evolutionary algorithm for circle detection on programmable devices

## Rojas-Muñoz, Luis F.; Sánchez-Solano, Santiago; García-Capulín, Carlos H.; Rostro-González, Horacio

Computers and Electrical Engineering, vol. 99, article 107714, 2022 Elsevier ISSN: 0045-7906

# A DRV-based bit selection method for SRAM PUF key generation and its impact on ECCs

Santana-Andreo, A.; Saraza-Canflanca, P.; Carrasco-Lopez, H.; Brox, P.; Castro-Lopez, R.; Roca, E.; Fernandez, F.V. Integration, vol. 85, pp 1-9, 2022 Elsevier ISSN: 0167-9260

## CMOL-Like Memristor-CMOS Neuromorphic Chip-Core Demonstrating Stochastic Binary STDP

Camunas-Mesa, Luis A.; Vianello, Elisa; Reita, Carlo; Serrano-Gotarredona, Teresa; Linares-Barranco, Bernabe

IEEE Journal on Emerging and Selected Topics in Circuits and Systems, vol. 12, no. 4, pp 898–912, 2022 IEEE ISSN: 2156-3357

## Hardware Countermeasures Benchmarking against Fault Attacks

Potestad-Ordóñez, Francisco Eugenio; Tena-Sánchez, Erica; Acosta-Jiménez, Antonio José; Jiménez-Fernández, Carlos Jesús; Chaves, Ricardo Applied Sciences (Switzerland), vol. 12, no. 5, article 2443, 2022 MDPI ISSN: 2076-3417

# Special Issue on Embedded Vision Architectures for Machine Learning

# Berry, Francois; Maggiani, Luca; Carmona-Galán, Ricardo

Journal of Signal Processing Systems, vol. 94, no. 3, pp 261-262, 2022 Springer Nature ISSN: 1939-8018

# **Technical Program Chairs**

Silva-Martinez, Jose; Delgado-Restituto, Manuel Proceedings - IEEE International Symposium on Circuits and Systems, vol 2022-May, 2022 IEEE ISSN: 0271-4310

# Self-Healing of Redundant FLASH ADCs

Darweesh, Hala Youssef; Reig, Candid; Leger, Gildas IEEE Design and Test, vol. 39, no. 3, pp 125-133, 2022

IEEE ISSN: 2168-2364

# Visual Inference for IoT Systems: A Practical Approach

#### Velasco-Montero, Delia; Fernández-Berni, Jorge; Rodríguez-Vázguez, Angel

Visual Inference for IoT Systems: A Practical Approach, pp 1-159, 2022 Springer Nature / Springer ISSN: 978-3-030-90903-1

# **CONFERENCE PAPERS**

A low power approach to body position estimation for HF patient monitoring by an ankle positioned Inertial Measurement Unit (IMU) DCIS 2022 - Proceedings of the 37th Conference on Design of Circuits and Integrated Systems Santiago J. Fernandez Scagliusi, Daniel Martin Fernandez, Pablo Garcia, Gloria Huertas Sanchez, Francisco J. Medrano Ortega, Alberto Garcia Yufera

#### Experimental Validation of a High-Voltage Compliant Neural Stimulator implemented in a Standard 1.8V/3.3V CMOS Process

BioCAS 2022 - IEEE Biomedical Circuits and Systems Conference: Intelligent Biomedical Systems for a Better Future, Proceedings

Angel Rodriguez Vazquez, Manuel Delgado Restituto, David Palomeque Mangut

# On the use of an RTN simulator to explore the

**quality trade-offs of a novel RTN-based PUF** Proceedings - 2022 18th International Conference on Synthesis, Modeling, Analysis and Simulation Methods, and Applications to Circuit Design, SMACD 2022

E. Roca, R. Castro Lopez, A. Santana Andreo, E. Camacho Ruiz

# Impact of BTI and HCI on the reliability of a Majority Voter

Proceedings - 2022 18th International Conference on Synthesis, Modeling, Analysis and Simulation Methods, and Applications to Circuit Design, SMACD 2022

E. Roca, R. Castro Lopez, A. Santana Andreo

# High-level design of a novel PUF based on RTN

Proceedings - 2022 18th International Conference on Synthesis, Modeling, Analysis and Simulation Methods, and Applications to Circuit Design, SMACD 2022

E. Roca, R. Castro-Lopez, E. Camacho-Ruiz

# Characterization and analysis of BTI and HCI effects in CMOS current mirrors

Proceedings - 2022 18th International Conference on Synthesis, Modeling, Analysis and Simulation Methods, and Applications to Circuit Design, SMACD 2022

E. Roca, R. Castro Lopez, P. Martin Lloret, A. Santana-Andreo

# Machine Learning Approaches for Transformer Modeling

Proceedings - 2022 18th International Conference

on Synthesis, Modeling, Analysis and Simulation Methods, and Applications to Circuit Design, SMACD 2022

F. Passos, E. Roca, R. Castr -Lopez

# A systematic approach to RTN parameter fitting based on the Maximum Current Fluctuation

Proceedings - 2022 18th International Conference on Synthesis, Modeling, Analysis and Simulation Methods, and Applications to Circuit Design, SMACD 2022

E. Roca, R. Castro Lopez, P. Saraza Canflanca

# A Low-Input Capacitance 12-bit SAR ADC for use in Self-Powered IoT Nodes

Proceedings - IEEE International Symposium on Circuits and Systems

Jose M. De La Rosa

# Event Data Downscaling for Embedded Computer Vision

Proceedings of the International Joint Conference on Computer Vision, Imaging and Computer Graphics Theory and Applications

Teresa Serrano Gotarredona, Bernabé Linares Barranco

# A Hybrid Memristor/CMOS SNN for Implementing One-Shot Winner-Takes-All Training

Proceedings - IEEE International Symposium on Circuits and Systems

Bernabe Linares Barranco, Teresa Serrano Gotarredona, Javad Ahmadi Farsani

# Reliability Analysis of a Spiking Neural Network Hardware Accelerator

Proceedings of the 2022 Design, Automation and Test in Europe Conference and Exhibition, DATE 2022

Luis A. Camunas Mesa, Bernabe Linares Barranco

Oscillatory Neural Networks for Obstacle Avoidance on Mobile Surveillance Robot E4 Proceedings of the International Joint Conference on Neural Networks

Manuel Jimenez, Maria Jose Avedillo

# Electrical Model of a Wireless mW-Power and Mbps-Data Transfer System Over a Single Pair of Coils

PRIME 2022 - 17th International Conference on Ph.D Research in Microelectronics and Electronics, Proceedings

Angel Rodriguez Vazquez, Manuel Delgado Restituto, David Palomeque Mangut

Teaching based on proposed by students designs: a case study

15th International Conference of Technology, Learning and Teaching of Electronics, TAEE 2022 -Proceedings

Carmen Baena Oliva, Manuel Valencia Barrero, Pilar Parra Fernández, Alejandro Gallardo Soto, Carlos Jesús Jimenéz Fernández, Francisco Eugenio Potestad Ordóñez, Erica Tena Sánchez

# Accurate Face Recognition on Highly Compressed Samples

Proceedings - 16th International Conference on Signal-Image Technology and Internet-Based Systems, SITIS 2022

Ricardo Carmona Galán, Jorge Fernández-Berni, Amir Khan

#### A Smart SRAM-Cell Array for the Experimental Study of Variability Phenomena in CMOS Technologies

IEEE International Reliability Physics Symposium Proceedings

E. Roca, R. Castro Lopez, P. Saraza-Canflanca, H. Carrasco-Lopez, A. Santana-Andreo

# On the application of Quanta Imaging acquisition to spiking luminance sensors

Proceedings - IEEE International Symposium on Circuits and Systems Angel Rodriguez Vazquez, Juan A. Lenero Bardallo, **R.J. Mendez Romero** 

# System Architectures for Electronically Foveated Dynamic Vision Sensor

DCIS 2022 - Proceedings of the 37th Conference on Design of Circuits and Integrated Systems **Teresa Serrano Gotarredona, Bernabe Linares Barranco** 

# Learning about nanodevices using experimental characterization equipment

15th International Conference of Technology, Learning and Teaching of Electronics, TAEE 2022 -Proceedings Luis A. Camunas Mesa, Macarena C. Martínez

Rodríguez

Special Session on RF/5G Test Proceedings of the European Test Workshop Gildas Leger

A novel Physical Unclonable Function using RTN Proceedings - IEEE International Symposium on Circuits and Systems E. Roca, R. Castro Lopez, P. Brox, F.V. Fernandez, E. Camacho-Ruiz

PixiStamp: A tool to acquire, process, and sequence AER data from event-driven systems PRIME 2022 - 17th International Conference on Ph.D Research in Microelectronics and Electronics, Proceedings

Angel Rodriguez Vazquez, Juan A. Leñero Bardallo, Ruben Gomez Merchan, R. De La Rosa Vidal

# A methodology for defect detection in analog

circuits based on causal feature selection ICECS 2022 - 29th IEEE International Conference on Electronics, Circuits and Systems, Proceedings G. Leger, A. Gines, M.J. Barragan, V. Gutierrez

# Methodology and comparison of evaluation methods in electronic laboratories

15th International Conference of Technology, Learning and Teaching of Electronics, TAEE 2022 -Proceedings

E. Tena Sánchez, F.E. Potestad Ordóñez, J.I. Guerrero Alonso, D.F. Larios Marín, J. Luque Rodríguez

#### True Random Number Generator based on RO-PUF

DCIS 2022 - Proceedings of the 37th Conference on Design of Circuits and Integrated Systems **Piedad Brox, Santiago Sanchez Solano, Macarena C. Martinez Rodriguez, Luis F. Rojas Muno**z

# Graphic user interface for learning communications physics

15th International Conference of Technology, Learning and Teaching of Electronics, TAEE 2022 -Proceedings Luis A. Camunas Mesa, Macarena C. Martínez Rodríguez

# Using Software-Defined Radio Learning Modules for Communication Systems

15th International Conference of Technology, Learning and Teaching of Electronics, TAEE 2022 -Proceedings

# Jose M. De La Rosa, Luis A. Camunas Mesa

## A Wide-Range, High-Voltage, Floating Level Shifter with Charge Refreshing in a Standard 180 nm CMOS Process

2022 IEEE 13th Latin American Symposium on Circuits and Systems, LASCAS 2022 Angel Rodriguez Vazquez, Manuel Delgado Restituto, David Palomeque Mangut

#### Using ANNs to Predict Frequency Spectrum Occupancy in Cognitive-Radio Receivers

DCIS 2022 - Proceedings of the 37th Conference on Design of Circuits and Integrated Systems Luis A. Camunas Mesa, Jose M. De La Rosa, Promise I. Okorie

Enhancing Storage Capabilities of Oscillatory

#### **Neural Networks as Associative Memory**

DCIS 2022 - Proceedings of the 37th Conference on Design of Circuits and Integrated Systems Bernabe Linares Barranco, Juan Nunez, Maria Jose Avedillo, Manuel Jimenez Traves

## A Quantum-Resistant Face Template Protection Scheme using Kyber and Saber Public Key Encryption Algorithms

BIOSIG 2022 - Proceedings of the 21st International Conference of the Biometrics Special Interest Group

Iluminada Baturone, Rosario Arjona, Roberto Roman, Paula Lopez Gonzalez

# An Architecture for On-Chip Face Recognition in a Compressive Image Sensor

International System on Chip Conference Ricardo Carmona Galán, Jorge Fernández Berni, Amir Khan

## A Novel Design Methodology for Low-Power, Low-Noise LC-Based Digital-Controlled Oscillators ICECS 2022 - 29th IEEE International Conference on Electronics, Circuits and Systems, Proceedings Óscar Guerra, Rocío del Río, Pablo Jiménez Fernández

## Electronically Foveated Dynamic Vision Sensor

2022 IEEE International Conference on Omni-Layer Intelligent Systems, COINS 2022

T. Serrano Gotarredona, B. Linares Barranco, F. Faramarzi

# ICs tester design and its effect on application in electronics laboratories

15th International Conference of Technology, Learning and Teaching of Electronics, TAEE 2022 -Proceedings

M. Valencia Barrero, E. Tena Sánchez, C. Baena Oliva, P. Parra Fernández, F.E. Potestad Ordóñez, C.J. Jimenéz Fernández, A. Gallardo Soto

## Characterizing Aging Degradation of Integrated Circuits with a Versatile Custom Array of Reliability Test Structures

IEEE International Conference on Microelectronic Test Structures

E. Roca, R. Castro Lopez, P. Martin Lloret, A. Santana Andreo

Mitigating the Impact of Variability in NCFETbased Coupled-Oscillator Networks Applications ICECS 2022 - 29th IEEE International Conference on Electronics, Circuits and Systems, Proceedings María J. Avedillo, Juan Núñez

# Automated Design of Sigma-Delta Converters: From Know-How to Al-assisted Optimization Midwest Symposium on Circuits and Systems Jose M. De La Rosa

# On the implementation of in-pixel controlled diodes with sensing and energy harvesting capabilities

PRIME 2022 - 17th International Conference on Ph.D Research in Microelectronics and Electronics, Proceedings

Angel Rodriguez Vazquez, Juan A. Lenero-Barda-IIo, Ruben Gomez Merchan, R. De La Rosa Vidal

Centroid estimation method with sub-pixel resolution for event-based sun sensors

PRIME 2022 - 17th International Conference on Ph.D Research in Microelectronics and Electronics, Proceedings

Juan A. Leñero Bardallo, Pablo Fernandez Peramo

## A facial authentication system using postquantum-secure data generated on mobile devices

Proceedings of the Annual International Conference on Mobile Computing and Networking, MOBICOM Iluminada Baturone, Rosario Arjona, Roberto Roman, Paula Lopez Gonzalez

# THESIS



High-Voltage Compliant Neurostimulator With On-Chip Power Management in Standard CMOS Technology

> Menoria presentada por DAVID PALOMEQUE MANGUT rión del Grado de Doctor por la Universidad de S

Discions MANUEL DELGADO RESTITUTO ÁNGEL RODRÍGUEZ VÁZQUEZ Tator ÁNGEL RODRÍGUEZ VÁZQUEZ

Sevilla, 2022

 Alternative Methods for Non-Linearity Estimation in High-Resolution Analog-to-Digital Converters

# María A. Jalón Victori

Date of defense: February 22, 2022 UNIVERSIDAD DE SEVILLA, IMSE-CNM

# High-Voltage Compliant Neurostimulator With On-Chip Power Management in Standard CMOS

# Technology

David Palomeque Mangut

Date of defense: November 11, 2022 UNIVERSIDAD DE SEVILLA, IMSE-CNM

# **TECHNOLOGICAL TRANSFER**

Technology transfer is managed at the Seville Microelectronics Institute by the Projects and Transfer Unit (UPT-IM-SE). The UPT's fundamental mission is to promote, channel and manage the ideas and outputs resulting from the research staff's projects into innovations at the service of civil society, the public sector and companies. All our research has the ultimate goal of contributing to generating greater social well-being. For this reason, permanent contact and work with the different economic and social agents is a key pillar in the transversal research carried out at the IMSE. The main objectives of the IMSE Projects and Transfer Unit are:

- Identify and protect the research results and innovative ideas developed by IMSE research staff.
- Increase the applicability of investigations by generating permanent contact with interested agents.
- Establish new technology-based companies that allow the development of the technology that arises.
- Commercialize and internationalize research in coordination with the CSIC and the University of Seville.
- Advise the research staff to enhance the industrial application of the results of their projects.
- Assist the scientific staff to attract financial resources (European, National, regional, and industrial calls).
- Disseminate information on calls to scientific staff.
- Advisor on IMSE strategic plans.
- Attend forums for the dissemination of calls.

# PATENTS 2023

# New Patent Application in 2022

# Method and device for PUF based on RTN\_\_\_\_\_

CSIC and the University of Seville have developed a method and device for a Physical Unclonable Function (PUF) whose source of entropy comes from the phenomenon known as Random Telegraph Noise (RTN). The key element that differentiates the present invention from similar inventions that might use this phenomenon is the fact that it uses a metric that can capture, in a comprehensive manner, the amount of RTN present in each transistor. This invention allow that a PUF response can be obtained and can be used, for example, to authenticate any hardware element to which an instance of the PUF device is bound.



| Status        | Spanish Patent and PCT granted                                                                                                       |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------|
| Priority      | 18/04/22                                                                                                                             |
| Inventors     | Roca Moreno, Elisenda; Castro<br>López, Rafael; Brox Jiménez, Piedad;<br>Camacho Ruiz, Eros; Fernández<br>Fernández, Francisco Vidal |
| Patent Holder | Spanish National Research Council and University of Seville                                                                          |

# Computer-implemented methods for post-quantum protection of information and for post-quantum secure information matching and cryptographic systems to perform the computer-implemented methods\_\_\_\_\_

The present invention relates to post-quantum cryptographic methods for protecting sensitive information and matching the protected information. Sensitive information 10 can be represented by noisy data, in the sense that the data associated with identical sensitive information can show some differences among them when they are measured at different times. An example of noisy data is the data obtained from measurements of persons' and things' traits that are univocally associated with their physical entities, such as persons' biometric data.

| Status    | European Patent published                                                                                             |
|-----------|-----------------------------------------------------------------------------------------------------------------------|
| Priority  | 29/04/22                                                                                                              |
| Inventors | Baturone Castillo, Mª Iluminada;<br>Arjona López, María Rosario; López<br>González; Paula; Román Hajderek,<br>Roberto |

Patent Holder University of Seville



Method and Device for generating true random numbers\_\_\_\_\_

Csic and the University of Seville have developed a method and a device for generating true random numbers from Static Random Access Memory (SRAM) cells of any power-up bias, i.e., regardless of wether the cell has a greater or lesser tendency towards one of the logical power-up values. In contrast to the conventional powerup method, wich is only able to generate True Random Numbers from a very limited portion of the total number of cells in an SRAM, this new method is based on the Data Retention Voltage metric, wich provides the ability to extract randomness from any SRAM cell.

| Status        | Spanish Patent published                                                                                               |
|---------------|------------------------------------------------------------------------------------------------------------------------|
| Priority      | 24/06/22                                                                                                               |
| Inventors     | Roca Moreno, Elisenda; Castro<br>Lopez, Rafael; Sarazá Cantaflanca,<br>Pablo y Fernández Fernández,<br>Francisco Vidal |
| Patent Holder | University of Seville and Spanish<br>National Research Council                                                         |

Power-up Method

Nº of TRUE RANDOM BITS PER SRAM



# Pixel for DVS vision sensors with one or more photodiodes operating in photovoltaic regime\_\_\_\_\_

Csic and the University of Seville have developed a new Pixel arquitecture for DVS vision sensors with one or more photodiodes operating in photovoltaic regime. In this Pixel arquitecture, type "Dinamic Vision Sensor", its generated outputs pulses when the pixel detects temporary lighting variations. Its utilice several photodiodes, operating in photovoltaic region, like photoreceptors. The anode of this photodiodes can be directly connected to a buffer or voltage follower, whithout the necesity of using a logarithmic photoreceptor, reducing the dimensions of pixel respect other existing arquitectures.

| Status        | PCT published                                                                           |
|---------------|-----------------------------------------------------------------------------------------|
| Priority      | 27/10/22                                                                                |
| Inventors     | ∟eñero Bardallo, Juan Antonio;<br>Rodríguez Vázquez, Ángel y<br>Fernández Peramo, Pablo |
| Patent Holder | University of Seville                                                                   |

# **Published and Granted Patents**

# Electronically foveated dynamic vision sensor\_\_\_\_\_



Q.

FIG. 1

CSIC and the University of Seville have developed an electronically foveated dynamic vision sensor that operates at a low resolution by default, being able to activate high resolution only when it detects an area of interest. This is a very significant novelty since it allows lower energy

consumption, less information and a lower subsequent computational load than a regular dynamic vision sensor.

| Status        | Patent published                                               |
|---------------|----------------------------------------------------------------|
| Priority      | 4/10/21                                                        |
| Inventors     | Linares Barranco Bernabé; Serrano<br>Gotarredona, María Teresa |
| Patent Holder | Spanish National Research Council<br>and University of Seville |
|               |                                                                |

# Low-Power asynchronous solar sensor\_

CSIC and the University of Seville have designed an asynchronous solar sensor with important advantages in

82 | TECHNOLOGICAL TRANSFER

front of all existing comercial solar sensors: it significantly reduces power consumption by operating the diodes in the photovoltaic region, it has a response time several orders of magnitude faster, and it calculates the coordenates of the centroid of the pixel region inside the chip, requiring no post-processing of the sensor data.



| Status        | Spanish, European and E.E.U.U patent granted                                       |
|---------------|------------------------------------------------------------------------------------|
| Priority      | 4/03/21                                                                            |
| Inventors     | Gómez Merchán, Rubén; Leñero<br>Bardallo, Juan Antonio; Rodríguez<br>Vázquez Ángel |
| Patent Holder | University of Seville and Spanish<br>National Research Council                     |

# Digital OR Pulse Combining Photomultiplier\_\_\_\_\_

CSIC and the University of Seville have developed a digital OR pulse combining photomultiplier that reduces unnecessary energy expenditure that occurs in conventional architectures through spatial filtering



of spurious avalanches. The technology presented is characterized by being made up of very compact macrocells with high energy efficiency. This allows the design of large digital photomultipliers that work much more efficiently than traditional ones.

| Status        | Granted Patent                                                    |
|---------------|-------------------------------------------------------------------|
| Priority      | 14/02/2020                                                        |
| Inventors     | Vornicu, Ion; Carmona Galan,<br>Ricardo; Rodríguez Vázquez, Ángel |
| Patent Holder | University of Seville and Spanish<br>National Research Council    |

# EXTERNAL LIAISON



# **AWARDS & RECOGNITION**

# Prize for the best oral presentation

Alejandro Casado, student of the Master's Degree in Microelectronics, has won one of the prizes for the best oral presentation at the IX Jornadas de I+D+i & 1st International Workshop on STEM, with the work 'Desarrollo de setup experimental para la realización de cartografía EM en sistemas criptográficos' (Development of experimental setup for EM mapping in cryptographic systems).

# I Best Paper Award at the TAEE 2022 Congress

IMSE researchers **Luis Camuñas** and José Manuel de la Rosa have been awarded the prize for the best paper presented at the 15th edition of the Technology, Learning and Electronics Education Congress TAEE 2022, for the article 'Using Software-Defined Radio Learning Modules for Communication Systems'.

# Doctor Honoris Causa awards

IMSE researchers **Manuel Valencia Barrero, Ángel Barriga Barros and Santiago Sánchez Solano** have been awarded Doctor Honoris Causa by the Technological University of Havana 'José Antonio Echeverría' (CUJAE).

# OUTREACH

# VISITING IMSE

A visit to the IMSE offers students, teachers, and the public in general an opportunity to obtain first-hand knowledge about the world of research and development in modern microelectronics. Visiting our facilities will certainly be of interest to anyone fascinated by science and technology, and also to those who would like to know exactly what kind of research is carried out in Andalusia and how it is done.

The visit is particularly recommended for high school students and students on professional training courses specializing in science and technology (electronics, IT, etc.).

# To visit the IMSE, please contact us



visitas@imse-cnm.csic.es

+34 954 466 666.

# TALKS

# Error correcting codes for hyper-speed memory and data storage

Seminar given by IEEE Distinguished Lecturer Prof. Xinmiao Zhang, Dept. of Electrical & Computer Engineering, Ohio State University. December 14, 2022



# IMSE at the Science Fair

After the pandemic, the Science Fair was once again held in person and the IMSE participated with its own stand, which was very lively throughout the event. The event took place as usual at FIBES, on 12, 13 and 14 May 2022.



# **European Researchers' Night**

Participation of the Institute of Microelectronics of Seville in the European Researchers Night September 30, 2022

# **SOCIAL MEDIA**

Traditionally, the gap between Science and Society has been wide and deep. For a long time, most scientists in the public research system regard their job as finished when they report their results in a specialized research journal. Today, this awareness has changed and the scientific community is trying to show citizens, using a language easily understandable, how Science has improved all aspects of their lives. Social Media are very important tools to gain access to people and personnel of IMSE-CNM put a lot of effort in increasing their expertise in media and communication as a way to bridge science and society. As a result of this strategy, public visibility of IMSE-CNM has been substantially increased. Some examples of news items published by local and regional newspapers are shown in these pages.

# BLOGS & PRESS HIGHLIGHTS

# Publication in the blog La Cuadratura del Círculo

High-speed neuromorphic computing, an ever-closer reality-Rafaella Fiorelli

Source: La Cuadratura del Círculo

https://www.eldiario.es/andalucia/la-cuadratura-del-circulo/ computacion-neuromorfica-alta-velocidad-realidad-vez-cercana\_132\_9796967.html

# Son y Están. José Manuel de la Rosa

Interview with José Manuel de la Rosa, professor at the University of Seville and IMSE researcher.

# Source: El Correo

https://www.elcorreoweb.es/sevilla/2022/01/28/moviles-funcionaran-horas-pais-exigiria-104517611.html

# Privacy first: trustworthy and post-quantum pseudonyms of people and things

In this day and age where cyber attacks are the order of the day, the implementation of security in computer systems is of utmost importance to prevent access to sensitive data.

Source: La Cuadratura del Círculo

https://www.eldiario.es/andalucia/la-cuadratura-del-circulo/privacidad-pseudonimos-confiables-post-cuanticos-personas-cosas\_132\_8876944.html

# VIDEOS

 VISAPP 2022 Presentation - Event Data Downscaling for Embedded Computer Vision

Source: Amélie Gruel / 2022

https://www.youtube.com/watch?v=kfVu9rEmL-Ho

# Interview with IMSE researcher Piedad Brox, Coordinator of the SPIRS Project

Source: EU H2020 SPIRS project / 2022

https://youtu.be/allVG\_ZnvBA

# Spin-off BiodAlverse-Jorge Fernández Berni

Source: RTVE / 2022

# Wrist vein identification from mobile phones

Source: Fundación Descubre / 2022

https://youtu.be/pBcCifFmBxU

# AUDIOS

# Biometrics and its use in electronic transactions.

Rosario Arjona

Source: Canal Sur Radio / 2022

# Efficient digitisation for cognitive radio-based mobiles

José Manuel de la Rosa

Source: CSIC Andalucía y Extremadura / 2022





# INSTITUTO DE MICROELECTRÓNICA DE SEVILLA

# Centro Nacional de Microelectrónica

C/ Américo Vespucio (Intersection with Leonardo Da Vinci) PCT Cartuja: 41092 - Seville, Spain

Phone: +34 95 446 66 66

Fax: +34 95 446 66 00

www.imse-cnm.csic.es